Skip to content
Snippets Groups Projects
Commit ff42e407 authored by Reinier van der Walle's avatar Reinier van der Walle
Browse files

Expanded description

parent eca975ec
No related branches found
No related tags found
2 merge requests!100Removed text for XSub that is now written in Confluence Subband correlator...,!64Resolve L2SDP-189
...@@ -24,6 +24,12 @@ ...@@ -24,6 +24,12 @@
-- Description: -- Description:
-- . This core consists of two dual clock fifos and glue logic to be used between -- . This core consists of two dual clock fifos and glue logic to be used between
-- the OpenCL kernel IO channel and dp MM interface to board qsys. -- the OpenCL kernel IO channel and dp MM interface to board qsys.
-- . After a MM write request the waitrequest is immediatly pulled low due to the
-- fifo being ready.
-- . After a MM read request the waitrequest is kept high until valid data has
-- been received back from the OpenCL kernel through the dual clock fifo. Due
-- to the latency of both dual clock fifos, a read request takes at least 14
-- mm clock cycles (excluding OpenCL kernel process time).
-- . Details: -- . Details:
-- . This core was developed for use on the Uniboard2b. -- . This core was developed for use on the Uniboard2b.
-- . The implementation of the MM data mapped onto the IO channel is shown below. -- . The implementation of the MM data mapped onto the IO channel is shown below.
......
0% Loading or .
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment