Skip to content
GitLab
Explore
Sign in
Primary navigation
Search or go to…
Project
H
HDL
Manage
Activity
Members
Labels
Plan
Issues
Issue boards
Milestones
Iterations
Wiki
Requirements
Jira
Code
Merge requests
Repository
Branches
Commits
Tags
Repository graph
Compare revisions
Snippets
Locked files
Build
Pipelines
Jobs
Pipeline schedules
Test cases
Artifacts
Deploy
Releases
Container Registry
Model registry
Operate
Environments
Monitor
Incidents
Analyze
Value stream analytics
Contributor analytics
CI/CD analytics
Repository analytics
Code review analytics
Issue analytics
Insights
Model experiments
Help
Help
Support
GitLab documentation
Compare GitLab plans
Community forum
Contribute to GitLab
Provide feedback
Keyboard shortcuts
?
Snippets
Groups
Projects
Show more breadcrumbs
RTSD
HDL
Commits
ff42e407
Commit
ff42e407
authored
4 years ago
by
Reinier van der Walle
Browse files
Options
Downloads
Patches
Plain Diff
Expanded description
parent
eca975ec
No related branches found
No related tags found
2 merge requests
!100
Removed text for XSub that is now written in Confluence Subband correlator...
,
!64
Resolve L2SDP-189
Changes
1
Hide whitespace changes
Inline
Side-by-side
Showing
1 changed file
applications/ta2/ip/ta2_unb2b_mm_io/ta2_unb2b_mm_io.vhd
+6
-0
6 additions, 0 deletions
applications/ta2/ip/ta2_unb2b_mm_io/ta2_unb2b_mm_io.vhd
with
6 additions
and
0 deletions
applications/ta2/ip/ta2_unb2b_mm_io/ta2_unb2b_mm_io.vhd
+
6
−
0
View file @
ff42e407
...
@@ -24,6 +24,12 @@
...
@@ -24,6 +24,12 @@
-- Description:
-- Description:
-- . This core consists of two dual clock fifos and glue logic to be used between
-- . This core consists of two dual clock fifos and glue logic to be used between
-- the OpenCL kernel IO channel and dp MM interface to board qsys.
-- the OpenCL kernel IO channel and dp MM interface to board qsys.
-- . After a MM write request the waitrequest is immediatly pulled low due to the
-- fifo being ready.
-- . After a MM read request the waitrequest is kept high until valid data has
-- been received back from the OpenCL kernel through the dual clock fifo. Due
-- to the latency of both dual clock fifos, a read request takes at least 14
-- mm clock cycles (excluding OpenCL kernel process time).
-- . Details:
-- . Details:
-- . This core was developed for use on the Uniboard2b.
-- . This core was developed for use on the Uniboard2b.
-- . The implementation of the MM data mapped onto the IO channel is shown below.
-- . The implementation of the MM data mapped onto the IO channel is shown below.
...
...
This diff is collapsed.
Click to expand it.
Preview
0%
Loading
Try again
or
attach a new file
.
Cancel
You are about to add
0
people
to the discussion. Proceed with caution.
Finish editing this message first!
Save comment
Cancel
Please
register
or
sign in
to comment