Skip to content
Snippets Groups Projects
Commit c2211c5a authored by Reinier van der Walle's avatar Reinier van der Walle
Browse files

Merge branch 'L2SDP-863' into L2SDP-870

parents a8158bb6 0d50063f
No related branches found
No related tags found
1 merge request!298Resolve L2SDP-870
Pipeline #41552 failed
......@@ -140,7 +140,7 @@ BEGIN
reset => mm_rst, -- asynchronous reset (choose synchronous to mm_clk)
-- MM control interface
clk => mm_clk,
reg_addr => mm_sla_in.address(c_tech_tse_byte_addr_w-1 DOWNTO 2),
reg_addr => mm_sla_in.address(c_tech_tse_byte_addr_w-1 DOWNTO 0),
reg_data_out => mm_sla_out.rddata(c_tech_tse_data_w-1 DOWNTO 0),
reg_rd => mm_sla_in.rd,
reg_data_in => mm_sla_in.wrdata(c_tech_tse_data_w-1 DOWNTO 0),
......@@ -216,7 +216,7 @@ BEGIN
reset => mm_rst, -- asynchronous reset (choose synchronous to mm_clk)
-- MM control interface
clk => mm_clk,
reg_addr => mm_sla_in.address(c_tech_tse_byte_addr_w-1 DOWNTO 2),
reg_addr => mm_sla_in.address(c_tech_tse_byte_addr_w-1 DOWNTO 0),
reg_data_out => mm_sla_out.rddata(c_tech_tse_data_w-1 DOWNTO 0),
reg_rd => mm_sla_in.rd,
reg_data_in => mm_sla_in.wrdata(c_tech_tse_data_w-1 DOWNTO 0),
......
......@@ -140,7 +140,7 @@ BEGIN
reset => mm_rst, -- asynchronous reset (choose synchronous to mm_clk)
-- MM control interface
clk => mm_clk,
reg_addr => mm_sla_in.address(c_tech_tse_byte_addr_w-1 DOWNTO 2),
reg_addr => mm_sla_in.address(c_tech_tse_byte_addr_w-1 DOWNTO 0),
reg_data_out => mm_sla_out.rddata(c_tech_tse_data_w-1 DOWNTO 0),
reg_rd => mm_sla_in.rd,
reg_data_in => mm_sla_in.wrdata(c_tech_tse_data_w-1 DOWNTO 0),
......@@ -216,7 +216,7 @@ BEGIN
reset => mm_rst, -- asynchronous reset (choose synchronous to mm_clk)
-- MM control interface
clk => mm_clk,
reg_addr => mm_sla_in.address(c_tech_tse_byte_addr_w-1 DOWNTO 2),
reg_addr => mm_sla_in.address(c_tech_tse_byte_addr_w-1 DOWNTO 0),
reg_data_out => mm_sla_out.rddata(c_tech_tse_data_w-1 DOWNTO 0),
reg_rd => mm_sla_in.rd,
reg_data_in => mm_sla_in.wrdata(c_tech_tse_data_w-1 DOWNTO 0),
......
......@@ -140,7 +140,7 @@ BEGIN
reset => mm_rst, -- asynchronous reset (choose synchronous to mm_clk)
-- MM control interface
clk => mm_clk,
reg_addr => mm_sla_in.address(c_tech_tse_byte_addr_w-1 DOWNTO 2),
reg_addr => mm_sla_in.address(c_tech_tse_byte_addr_w-1 DOWNTO 0),
reg_data_out => mm_sla_out.rddata(c_tech_tse_data_w-1 DOWNTO 0),
reg_rd => mm_sla_in.rd,
reg_data_in => mm_sla_in.wrdata(c_tech_tse_data_w-1 DOWNTO 0),
......@@ -216,7 +216,7 @@ BEGIN
reset => mm_rst, -- asynchronous reset (choose synchronous to mm_clk)
-- MM control interface
clk => mm_clk,
reg_addr => mm_sla_in.address(c_tech_tse_byte_addr_w-1 DOWNTO 2),
reg_addr => mm_sla_in.address(c_tech_tse_byte_addr_w-1 DOWNTO 0),
reg_data_out => mm_sla_out.rddata(c_tech_tse_data_w-1 DOWNTO 0),
reg_rd => mm_sla_in.rd,
reg_data_in => mm_sla_in.wrdata(c_tech_tse_data_w-1 DOWNTO 0),
......
......@@ -140,7 +140,7 @@ BEGIN
reset => mm_rst, -- asynchronous reset (choose synchronous to mm_clk)
-- MM control interface
clk => mm_clk,
reg_addr => mm_sla_in.address(c_tech_tse_byte_addr_w-1 DOWNTO 2),
reg_addr => mm_sla_in.address(c_tech_tse_byte_addr_w-1 DOWNTO 0),
reg_data_out => mm_sla_out.rddata(c_tech_tse_data_w-1 DOWNTO 0),
reg_rd => mm_sla_in.rd,
reg_data_in => mm_sla_in.wrdata(c_tech_tse_data_w-1 DOWNTO 0),
......@@ -216,7 +216,7 @@ BEGIN
reset => mm_rst, -- asynchronous reset (choose synchronous to mm_clk)
-- MM control interface
clk => mm_clk,
reg_addr => mm_sla_in.address(c_tech_tse_byte_addr_w-1 DOWNTO 2),
reg_addr => mm_sla_in.address(c_tech_tse_byte_addr_w-1 DOWNTO 0),
reg_data_out => mm_sla_out.rddata(c_tech_tse_data_w-1 DOWNTO 0),
reg_rd => mm_sla_in.rd,
reg_data_in => mm_sla_in.wrdata(c_tech_tse_data_w-1 DOWNTO 0),
......
0% Loading or .
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment