Skip to content
GitLab
Explore
Sign in
Register
Primary navigation
Search or go to…
Project
H
HDL
Manage
Activity
Members
Labels
Plan
Issues
Issue boards
Milestones
Iterations
Wiki
Requirements
Jira
Code
Merge requests
Repository
Branches
Commits
Tags
Repository graph
Compare revisions
Snippets
Locked files
Build
Pipelines
Jobs
Pipeline schedules
Test cases
Artifacts
Deploy
Releases
Container registry
Model registry
Operate
Environments
Monitor
Incidents
Analyze
Value stream analytics
Contributor analytics
CI/CD analytics
Repository analytics
Code review analytics
Issue analytics
Insights
Model experiments
Help
Help
Support
GitLab documentation
Compare GitLab plans
GitLab community forum
Contribute to GitLab
Provide feedback
Keyboard shortcuts
?
Snippets
Groups
Projects
Show more breadcrumbs
RTSD
HDL
Commits
46d49ab0
Commit
46d49ab0
authored
3 years ago
by
Eric Kooistra
Browse files
Options
Downloads
Patches
Plain Diff
Rename in_en_arr into stream_en_arr.
parent
62804897
Branches
Branches containing commit
No related tags found
2 merge requests
!148
L2SDP-495
,
!146
Prepared dp_bsn_align_v2.vhd (still empty) and mmp_, tb_ and tb_mmp_ files,...
Changes
2
Show whitespace changes
Inline
Side-by-side
Showing
2 changed files
libraries/base/dp/src/vhdl/mmp_dp_bsn_align_v2.vhd
+3
-3
3 additions, 3 deletions
libraries/base/dp/src/vhdl/mmp_dp_bsn_align_v2.vhd
libraries/base/dp/tb/vhdl/tb_dp_bsn_align_v2.vhd
+14
-14
14 additions, 14 deletions
libraries/base/dp/tb/vhdl/tb_dp_bsn_align_v2.vhd
with
17 additions
and
17 deletions
libraries/base/dp/src/vhdl/mmp_dp_bsn_align_v2.vhd
+
3
−
3
View file @
46d49ab0
...
@@ -99,7 +99,7 @@ ARCHITECTURE str OF mmp_dp_bsn_align_v2 IS
...
@@ -99,7 +99,7 @@ ARCHITECTURE str OF mmp_dp_bsn_align_v2 IS
CONSTANT
c_mm_reg
:
t_c_mem
:
=
(
1
,
ceil_log2
(
g_nof_streams
),
1
,
g_nof_streams
,
'0'
);
CONSTANT
c_mm_reg
:
t_c_mem
:
=
(
1
,
ceil_log2
(
g_nof_streams
),
1
,
g_nof_streams
,
'0'
);
SIGNAL
reg_wr
:
STD_LOGIC_VECTOR
(
c_mm_reg
.
nof_dat
*
c_mm_reg
.
dat_w
-1
DOWNTO
0
);
SIGNAL
reg_wr
:
STD_LOGIC_VECTOR
(
c_mm_reg
.
nof_dat
*
c_mm_reg
.
dat_w
-1
DOWNTO
0
);
SIGNAL
in
_en_arr
:
STD_LOGIC_VECTOR
(
g_nof_streams
-1
DOWNTO
0
);
SIGNAL
stream
_en_arr
:
STD_LOGIC_VECTOR
(
g_nof_streams
-1
DOWNTO
0
);
SIGNAL
mm_sosi_arr
:
t_dp_sosi_arr
(
0
DOWNTO
0
);
SIGNAL
mm_sosi_arr
:
t_dp_sosi_arr
(
0
DOWNTO
0
);
...
@@ -129,7 +129,7 @@ BEGIN
...
@@ -129,7 +129,7 @@ BEGIN
in_reg
=>
reg_wr
in_reg
=>
reg_wr
);
);
in
_en_arr
<=
reg_wr
;
stream
_en_arr
<=
reg_wr
;
-- Use input BSN monitors for the first g_nof_input_bsn_monitors input
-- Use input BSN monitors for the first g_nof_input_bsn_monitors input
-- streams, e.g. to support:
-- streams, e.g. to support:
...
@@ -209,7 +209,7 @@ BEGIN
...
@@ -209,7 +209,7 @@ BEGIN
dp_clk
=>
dp_clk
,
dp_clk
=>
dp_clk
,
node_index
=>
node_index
,
node_index
=>
node_index
,
-- MM control
-- MM control
in
_en_arr
=>
in
_en_arr
,
stream
_en_arr
=>
stream
_en_arr
,
-- Streaming input
-- Streaming input
in_sosi_arr
=>
in_sosi_arr
,
in_sosi_arr
=>
in_sosi_arr
,
-- Output via local MM in dp_clk domain
-- Output via local MM in dp_clk domain
...
...
This diff is collapsed.
Click to expand it.
libraries/base/dp/tb/vhdl/tb_dp_bsn_align_v2.vhd
+
14
−
14
View file @
46d49ab0
...
@@ -144,8 +144,8 @@ ARCHITECTURE tb OF tb_dp_bsn_align_v2 IS
...
@@ -144,8 +144,8 @@ ARCHITECTURE tb OF tb_dp_bsn_align_v2 IS
SIGNAL
bsn_event
:
STD_LOGIC
:
=
'0'
;
-- pulse '1' triggers a BSN offset for an input
SIGNAL
bsn_event
:
STD_LOGIC
:
=
'0'
;
-- pulse '1' triggers a BSN offset for an input
SIGNAL
bsn_event_ack_arr
:
STD_LOGIC_VECTOR
(
g_nof_streams
-1
DOWNTO
0
)
:
=
(
OTHERS
=>
'0'
);
SIGNAL
bsn_event_ack_arr
:
STD_LOGIC_VECTOR
(
g_nof_streams
-1
DOWNTO
0
)
:
=
(
OTHERS
=>
'0'
);
SIGNAL
bsn_event_ack
:
STD_LOGIC
;
SIGNAL
bsn_event_ack
:
STD_LOGIC
;
SIGNAL
in
_en_event
:
STD_LOGIC
:
=
'0'
;
-- pulse '1' indicates that the
input
enables in
in
_en_arr have been updated
SIGNAL
stream
_en_event
:
STD_LOGIC
:
=
'0'
;
-- pulse '1' indicates that the
stream
enables in
stream
_en_arr have been updated
SIGNAL
in
_en_arr
:
STD_LOGIC_VECTOR
(
g_nof_streams
-1
DOWNTO
0
)
:
=
(
OTHERS
=>
'1'
);
-- default all
input
s are enabled
SIGNAL
stream
_en_arr
:
STD_LOGIC_VECTOR
(
g_nof_streams
-1
DOWNTO
0
)
:
=
(
OTHERS
=>
'1'
);
-- default all
stream
s are enabled
BEGIN
BEGIN
...
@@ -185,7 +185,7 @@ BEGIN
...
@@ -185,7 +185,7 @@ BEGIN
-- Begin of stimuli
-- Begin of stimuli
FOR
R
IN
0
TO
g_nof_repeat
-
v_diff_bsn
-1
LOOP
FOR
R
IN
0
TO
g_nof_repeat
-
v_diff_bsn
-1
LOOP
v_sync
:
=
sel_a_b
(
TO_UINT
(
v_bsn
)
MOD
c_sync_period
=
c_sync_offset
,
'1'
,
'0'
);
v_sync
:
=
sel_a_b
(
TO_UINT
(
v_bsn
)
MOD
c_sync_period
=
c_sync_offset
,
'1'
,
'0'
);
proc_dp_gen_block_data
(
c_rl
,
TRUE
,
c_data_w
,
c_data_w
,
v_data
,
0
,
0
,
g_block_size
,
v_channel
,
v_err
,
v_sync
,
v_bsn
,
clk
,
in
_en_arr
(
I
),
in_siso_arr
(
I
),
in_sosi_arr
(
I
));
proc_dp_gen_block_data
(
c_rl
,
TRUE
,
c_data_w
,
c_data_w
,
v_data
,
0
,
0
,
g_block_size
,
v_channel
,
v_err
,
v_sync
,
v_bsn
,
clk
,
stream
_en_arr
(
I
),
in_siso_arr
(
I
),
in_sosi_arr
(
I
));
v_bsn
:
=
INCR_UVEC
(
v_bsn
,
1
);
v_bsn
:
=
INCR_UVEC
(
v_bsn
,
1
);
v_data
:
=
v_data
+
g_block_size
;
v_data
:
=
v_data
+
g_block_size
;
proc_common_wait_some_cycles
(
clk
,
c_gap_size
);
-- create gap between frames
proc_common_wait_some_cycles
(
clk
,
c_gap_size
);
-- create gap between frames
...
@@ -208,7 +208,7 @@ BEGIN
...
@@ -208,7 +208,7 @@ BEGIN
proc_common_wait_some_cycles
(
clk
,
500
);
proc_common_wait_some_cycles
(
clk
,
500
);
WHILE
verify_extra_end
/=
'1'
LOOP
WHILE
verify_extra_end
/=
'1'
LOOP
v_sync
:
=
sel_a_b
(
TO_UINT
(
v_bsn
)
MOD
c_sync_period
=
c_sync_offset
,
'1'
,
'0'
);
v_sync
:
=
sel_a_b
(
TO_UINT
(
v_bsn
)
MOD
c_sync_period
=
c_sync_offset
,
'1'
,
'0'
);
proc_dp_gen_block_data
(
c_rl
,
TRUE
,
c_data_w
,
c_data_w
,
v_data
,
0
,
0
,
g_block_size
,
v_channel
,
v_err
,
v_sync
,
v_bsn
,
clk
,
in
_en_arr
(
I
),
in_siso_arr
(
I
),
in_sosi_arr
(
I
));
proc_dp_gen_block_data
(
c_rl
,
TRUE
,
c_data_w
,
c_data_w
,
v_data
,
0
,
0
,
g_block_size
,
v_channel
,
v_err
,
v_sync
,
v_bsn
,
clk
,
stream
_en_arr
(
I
),
in_siso_arr
(
I
),
in_sosi_arr
(
I
));
v_bsn
:
=
INCR_UVEC
(
v_bsn
,
1
);
v_bsn
:
=
INCR_UVEC
(
v_bsn
,
1
);
bsn_event_ack_arr
(
I
)
<=
'0'
;
bsn_event_ack_arr
(
I
)
<=
'0'
;
IF
I
=
c_event_input
AND
bsn_event
=
'1'
THEN
IF
I
=
c_event_input
AND
bsn_event
=
'1'
THEN
...
@@ -238,8 +238,8 @@ BEGIN
...
@@ -238,8 +238,8 @@ BEGIN
verify_dis_arr
<=
(
OTHERS
=>
'0'
);
verify_dis_arr
<=
(
OTHERS
=>
'0'
);
tb_state
<=
s_bsn_mis_aligned
;
tb_state
<=
s_bsn_mis_aligned
;
in
_en_event
<=
'0'
;
stream
_en_event
<=
'0'
;
in
_en_arr
<=
(
OTHERS
=>
'1'
);
stream
_en_arr
<=
(
OTHERS
=>
'1'
);
----------------------------------------------------------------------------
----------------------------------------------------------------------------
-- Wait until default verify test is done
-- Wait until default verify test is done
...
@@ -311,20 +311,20 @@ BEGIN
...
@@ -311,20 +311,20 @@ BEGIN
tb_state
<=
s_disable_one_input
;
tb_state
<=
s_disable_one_input
;
verify_dis_arr
<=
(
OTHERS
=>
'1'
);
verify_dis_arr
<=
(
OTHERS
=>
'1'
);
in
_en_event
<=
'1'
;
stream
_en_event
<=
'1'
;
in
_en_arr
(
c_event_input
)
<=
'0'
;
-- switch an input off
stream
_en_arr
(
c_event_input
)
<=
'0'
;
-- switch an input off
proc_common_wait_some_cycles
(
clk
,
1
);
proc_common_wait_some_cycles
(
clk
,
1
);
in
_en_event
<=
'0'
;
stream
_en_event
<=
'0'
;
proc_common_wait_some_cycles
(
clk
,
100
);
proc_common_wait_some_cycles
(
clk
,
100
);
verify_dis_arr
<=
(
OTHERS
=>
'0'
);
verify_dis_arr
<=
(
OTHERS
=>
'0'
);
proc_common_wait_some_cycles
(
clk
,
2000
);
-- keep this input off for a while
proc_common_wait_some_cycles
(
clk
,
2000
);
-- keep this input off for a while
tb_state
<=
s_enable_inputs
;
tb_state
<=
s_enable_inputs
;
verify_dis_arr
<=
(
OTHERS
=>
'1'
);
verify_dis_arr
<=
(
OTHERS
=>
'1'
);
in
_en_event
<=
'1'
;
stream
_en_event
<=
'1'
;
in
_en_arr
(
c_event_input
)
<=
'1'
;
-- switch this input on
stream
_en_arr
(
c_event_input
)
<=
'1'
;
-- switch this input on
proc_common_wait_some_cycles
(
clk
,
1
);
proc_common_wait_some_cycles
(
clk
,
1
);
in
_en_event
<=
'0'
;
stream
_en_event
<=
'0'
;
proc_common_wait_some_cycles
(
clk
,
100
);
proc_common_wait_some_cycles
(
clk
,
100
);
verify_dis_arr
<=
(
OTHERS
=>
'0'
);
verify_dis_arr
<=
(
OTHERS
=>
'0'
);
proc_common_wait_some_cycles
(
clk
,
500
);
proc_common_wait_some_cycles
(
clk
,
500
);
...
@@ -354,7 +354,7 @@ BEGIN
...
@@ -354,7 +354,7 @@ BEGIN
gen_verify
:
FOR
I
IN
g_nof_streams
-1
DOWNTO
0
GENERATE
gen_verify
:
FOR
I
IN
g_nof_streams
-1
DOWNTO
0
GENERATE
-- Verification logistics
-- Verification logistics
verify_en_arr
(
I
)
<=
'1'
WHEN
rising_edge
(
clk
)
AND
verify_dis_arr
(
I
)
=
'0'
AND
in
_en_arr
(
I
)
=
'1'
AND
out_sosi_arr
(
I
)
.
sop
=
'1'
ELSE
verify_en_arr
(
I
)
<=
'1'
WHEN
rising_edge
(
clk
)
AND
verify_dis_arr
(
I
)
=
'0'
AND
stream
_en_arr
(
I
)
=
'1'
AND
out_sosi_arr
(
I
)
.
sop
=
'1'
ELSE
'0'
WHEN
rising_edge
(
clk
)
AND
verify_dis_arr
(
I
)
=
'1'
;
-- verify enable after first output sop
'0'
WHEN
rising_edge
(
clk
)
AND
verify_dis_arr
(
I
)
=
'1'
;
-- verify enable after first output sop
-- Ease in_sosi_arr monitoring
-- Ease in_sosi_arr monitoring
...
@@ -413,7 +413,7 @@ BEGIN
...
@@ -413,7 +413,7 @@ BEGIN
dp_clk
=>
clk
,
dp_clk
=>
clk
,
-- Control
-- Control
node_index
=>
node_index
,
node_index
=>
node_index
,
in
_en_arr
=>
in
_en_arr
,
stream
_en_arr
=>
stream
_en_arr
,
-- Streaming input
-- Streaming input
in_sosi_arr
=>
in_sosi_arr
,
in_sosi_arr
=>
in_sosi_arr
,
-- Output via local MM in dp_clk domain
-- Output via local MM in dp_clk domain
...
...
This diff is collapsed.
Click to expand it.
Preview
0%
Loading
Try again
or
attach a new file
.
Cancel
You are about to add
0
people
to the discussion. Proceed with caution.
Finish editing this message first!
Save comment
Cancel
Please
register
or
sign in
to comment