Skip to content
GitLab
Explore
Sign in
Primary navigation
Search or go to…
Project
H
HDL
Manage
Activity
Members
Labels
Plan
Issues
Issue boards
Milestones
Iterations
Wiki
Requirements
Jira
Code
Merge requests
Repository
Branches
Commits
Tags
Repository graph
Compare revisions
Snippets
Locked files
Build
Pipelines
Jobs
Pipeline schedules
Test cases
Artifacts
Deploy
Releases
Container Registry
Model registry
Operate
Environments
Monitor
Incidents
Analyze
Value stream analytics
Contributor analytics
CI/CD analytics
Repository analytics
Code review analytics
Issue analytics
Insights
Model experiments
Help
Help
Support
GitLab documentation
Compare GitLab plans
Community forum
Contribute to GitLab
Provide feedback
Keyboard shortcuts
?
Snippets
Groups
Projects
Show more breadcrumbs
RTSD
HDL
Commits
388a54c4
Commit
388a54c4
authored
3 years ago
by
Daniel van der Schuur
Browse files
Options
Downloads
Patches
Plain Diff
-Removed ram_clear control as it is no longer used.
parent
edfb2091
No related branches found
No related tags found
1 merge request
!101
Merged sub-branch L2SDP-151 into L2SDP-143 (st_histogram rework)
Changes
1
Hide whitespace changes
Inline
Side-by-side
Showing
1 changed file
libraries/dsp/st/src/vhdl/st_histogram_reg.vhd
+0
-20
0 additions, 20 deletions
libraries/dsp/st/src/vhdl/st_histogram_reg.vhd
with
0 additions
and
20 deletions
libraries/dsp/st/src/vhdl/st_histogram_reg.vhd
+
0
−
20
View file @
388a54c4
...
@@ -72,7 +72,6 @@ ARCHITECTURE rtl OF st_histogram_reg IS
...
@@ -72,7 +72,6 @@ ARCHITECTURE rtl OF st_histogram_reg IS
nof_dat
=>
c_nof_addresses
,
nof_dat
=>
c_nof_addresses
,
init_sl
=>
'0'
);
init_sl
=>
'0'
);
SIGNAL
mm_ram_clear
:
STD_LOGIC
;
SIGNAL
mm_ram_clearing
:
STD_LOGIC
;
SIGNAL
mm_ram_clearing
:
STD_LOGIC
;
SIGNAL
mm_ram_fill_inst
:
STD_LOGIC_VECTOR
(
ceil_log2
(
g_nof_instances
)
-1
DOWNTO
0
);
SIGNAL
mm_ram_fill_inst
:
STD_LOGIC_VECTOR
(
ceil_log2
(
g_nof_instances
)
-1
DOWNTO
0
);
...
@@ -95,7 +94,6 @@ BEGIN
...
@@ -95,7 +94,6 @@ BEGIN
reg_miso
<=
c_mem_miso_rst
;
reg_miso
<=
c_mem_miso_rst
;
-- Access event, register values
-- Access event, register values
mm_ram_clear
<=
'0'
;
mm_ram_fill
<=
'0'
;
mm_ram_fill
<=
'0'
;
mm_ram_fill_inst
<=
(
OTHERS
=>
'0'
);
mm_ram_fill_inst
<=
(
OTHERS
=>
'0'
);
...
@@ -104,14 +102,11 @@ BEGIN
...
@@ -104,14 +102,11 @@ BEGIN
reg_miso
.
rdval
<=
'0'
;
reg_miso
.
rdval
<=
'0'
;
-- Access event defaults
-- Access event defaults
mm_ram_clear
<=
'0'
;
mm_ram_fill
<=
'0'
;
mm_ram_fill
<=
'0'
;
-- Write access: set register value
-- Write access: set register value
IF
reg_mosi
.
wr
=
'1'
THEN
IF
reg_mosi
.
wr
=
'1'
THEN
CASE
TO_UINT
(
reg_mosi
.
address
(
c_mm_reg
.
adr_w
-1
DOWNTO
0
))
IS
CASE
TO_UINT
(
reg_mosi
.
address
(
c_mm_reg
.
adr_w
-1
DOWNTO
0
))
IS
WHEN
0
=>
mm_ram_clear
<=
'1'
;
WHEN
1
=>
WHEN
1
=>
mm_ram_fill_inst
<=
reg_mosi
.
wrdata
(
ceil_log2
(
g_nof_instances
)
-1
DOWNTO
0
);
mm_ram_fill_inst
<=
reg_mosi
.
wrdata
(
ceil_log2
(
g_nof_instances
)
-1
DOWNTO
0
);
WHEN
2
=>
WHEN
2
=>
...
@@ -181,21 +176,6 @@ BEGIN
...
@@ -181,21 +176,6 @@ BEGIN
dout
=>
mm_ram_filling
dout
=>
mm_ram_filling
);
);
-- MM --> ST
u_common_spulse_clear
:
ENTITY
common_lib
.
common_spulse
PORT
MAP
(
in_clk
=>
mm_clk
,
in_rst
=>
mm_rst
,
in_pulse
=>
mm_ram_clear
,
in_busy
=>
OPEN
,
out_clk
=>
dp_clk
,
out_rst
=>
dp_rst
,
out_pulse
=>
ram_clear
);
u_common_spulse_fill
:
ENTITY
common_lib
.
common_spulse
u_common_spulse_fill
:
ENTITY
common_lib
.
common_spulse
PORT
MAP
(
PORT
MAP
(
in_clk
=>
mm_clk
,
in_clk
=>
mm_clk
,
...
...
This diff is collapsed.
Click to expand it.
Preview
0%
Loading
Try again
or
attach a new file
.
Cancel
You are about to add
0
people
to the discussion. Proceed with caution.
Finish editing this message first!
Save comment
Cancel
Please
register
or
sign in
to comment