Skip to content
Snippets Groups Projects
Commit 1a7ad4a1 authored by Eric Kooistra's avatar Eric Kooistra
Browse files

No need to use ip/ and no need to use *_top.vhd. Directly use generated *.vhd component.

parent 5364b786
No related branches found
No related tags found
No related merge requests found
...@@ -107,7 +107,7 @@ BEGIN ...@@ -107,7 +107,7 @@ BEGIN
xgmii_rx_dc_arr(I) <= func_xgmii_dc(rx_parallel_data_arr(I), rx_control_arr(I)); xgmii_rx_dc_arr(I) <= func_xgmii_dc(rx_parallel_data_arr(I), rx_control_arr(I));
u_ip_arria10_phy_10gbase_r_top : ip_arria10_phy_10gbase_r_top u_ip_arria10_phy_10gbase_r : ip_arria10_phy_10gbase_r
PORT MAP ( PORT MAP (
tx_analogreset => tx_analogreset_arr(I DOWNTO I), tx_analogreset => tx_analogreset_arr(I DOWNTO I),
tx_digitalreset => tx_digitalreset_arr(I DOWNTO I), tx_digitalreset => tx_digitalreset_arr(I DOWNTO I),
...@@ -153,7 +153,7 @@ BEGIN ...@@ -153,7 +153,7 @@ BEGIN
--rx_enh_blk_lock : out std_logic_vector(0 downto 0); -- rx_enh_blk_lock.rx_enh_blk_lock --rx_enh_blk_lock : out std_logic_vector(0 downto 0); -- rx_enh_blk_lock.rx_enh_blk_lock
); );
u_ip_arria10_transceiver_reset_controller_1_top : ip_arria10_transceiver_reset_controller_1_top u_ip_arria10_transceiver_reset_controller_1 : ip_arria10_transceiver_reset_controller_1
PORT MAP ( PORT MAP (
clock => clk_156, clock => clk_156,
reset => rst_156, reset => rst_156,
...@@ -173,7 +173,7 @@ BEGIN ...@@ -173,7 +173,7 @@ BEGIN
END GENERATE; END GENERATE;
-- ATX PLL -- ATX PLL
u_ip_arria10_transceiver_pll_10g_top : ip_arria10_transceiver_pll_10g_top u_ip_arria10_transceiver_pll_10g : ip_arria10_transceiver_pll_10g
PORT MAP ( PORT MAP (
pll_powerdown => atx_pll_powerdown(0), pll_powerdown => atx_pll_powerdown(0),
pll_refclk0 => tr_ref_clk_644, pll_refclk0 => tr_ref_clk_644,
......
...@@ -31,8 +31,7 @@ PACKAGE tech_10gbase_r_component_pkg IS ...@@ -31,8 +31,7 @@ PACKAGE tech_10gbase_r_component_pkg IS
-- ip_arria10 -- ip_arria10
------------------------------------------------------------------------------ ------------------------------------------------------------------------------
-- Copied from entity $RADIOHDL/libraries/technology/ip_arria10/phy_10gbase_r/ip_arria10_phy_10gbase_r_top.vhd COMPONENT ip_arria10_phy_10gbase_r IS
COMPONENT ip_arria10_phy_10gbase_r_top IS
PORT ( PORT (
tx_analogreset : in std_logic_vector(0 downto 0) := (others => '0'); -- tx_analogreset.tx_analogreset tx_analogreset : in std_logic_vector(0 downto 0) := (others => '0'); -- tx_analogreset.tx_analogreset
tx_digitalreset : in std_logic_vector(0 downto 0) := (others => '0'); -- tx_digitalreset.tx_digitalreset tx_digitalreset : in std_logic_vector(0 downto 0) := (others => '0'); -- tx_digitalreset.tx_digitalreset
...@@ -75,8 +74,7 @@ PACKAGE tech_10gbase_r_component_pkg IS ...@@ -75,8 +74,7 @@ PACKAGE tech_10gbase_r_component_pkg IS
); );
END COMPONENT; END COMPONENT;
-- Copied from entity $RADIOHDL/libraries/technology/ip_arria10/transceiver_pll_10g/ip_arria10_transceiver_pll_10g_top.vhd COMPONENT ip_arria10_transceiver_pll_10g IS
COMPONENT ip_arria10_transceiver_pll_10g_top IS
PORT ( PORT (
pll_powerdown : in std_logic := '0'; -- pll_powerdown.pll_powerdown pll_powerdown : in std_logic := '0'; -- pll_powerdown.pll_powerdown
pll_refclk0 : in std_logic := '0'; -- pll_refclk0.clk pll_refclk0 : in std_logic := '0'; -- pll_refclk0.clk
...@@ -86,8 +84,7 @@ PACKAGE tech_10gbase_r_component_pkg IS ...@@ -86,8 +84,7 @@ PACKAGE tech_10gbase_r_component_pkg IS
); );
END COMPONENT; END COMPONENT;
-- Copied from entity $RADIOHDL/libraries/technology/ip_arria10/transceiver_reset_controller_1/ip_arria10_transceiver_reset_controller_1_top.vhd COMPONENT ip_arria10_transceiver_reset_controller_1 IS
COMPONENT ip_arria10_transceiver_reset_controller_1_top IS
PORT ( PORT (
clock : in std_logic := '0'; -- clock.clk clock : in std_logic := '0'; -- clock.clk
reset : in std_logic := '0'; -- reset.reset reset : in std_logic := '0'; -- reset.reset
......
...@@ -86,7 +86,7 @@ BEGIN ...@@ -86,7 +86,7 @@ BEGIN
rx_src_out.sop <= avalon_rx_src_out.sop AND avalon_rx_src_out.valid; rx_src_out.sop <= avalon_rx_src_out.sop AND avalon_rx_src_out.valid;
END PROCESS; END PROCESS;
u_ip_mac_10g : ip_arria10_mac_10g_top u_ip_arria10_mac_10g : ip_arria10_mac_10g
PORT MAP ( PORT MAP (
csr_clk => mm_clk, csr_clk => mm_clk,
csr_rst_n => mm_rst_n, csr_rst_n => mm_rst_n,
......
...@@ -95,8 +95,7 @@ PACKAGE tech_mac_10g_component_pkg IS ...@@ -95,8 +95,7 @@ PACKAGE tech_mac_10g_component_pkg IS
-- ip_arria10 -- ip_arria10
------------------------------------------------------------------------------ ------------------------------------------------------------------------------
-- Copied from entity $RADIOHDL/libraries/technology/ip_arria10/mac_10g/ip/generated/sim/ip_arria10_mac_10g.vhd COMPONENT ip_arria10_mac_10g IS
COMPONENT ip_arria10_mac_10g_top IS
PORT ( PORT (
csr_read : in std_logic := '0'; -- csr.read csr_read : in std_logic := '0'; -- csr.read
csr_write : in std_logic := '0'; -- .write csr_write : in std_logic := '0'; -- .write
......
0% Loading or .
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment