Skip to content
Snippets Groups Projects

Timestamp logs

Merged Jan David Mol requested to merge timestamp-logs into master
9 files
+ 63
63
Compare changes
  • Side-by-side
  • Inline
Files
9
+ 8
8
@@ -11,7 +11,7 @@ class I2Cbitbang(I2Cdevices):
@@ -11,7 +11,7 @@ class I2Cbitbang(I2Cdevices):
Addr=Dev['dev_address'];
Addr=Dev['dev_address'];
# data2=[Addr<<1,regnr]+data;
# data2=[Addr<<1,regnr]+data;
data2=[Addr<<1]+int2bytes(regnr)+value
data2=[Addr<<1]+int2bytes(regnr)+value
# logging.info(data2)
# logging.info("%s",data2)
I2Ccallback('SDO',0)
I2Ccallback('SDO',0)
I2Ccallback('SCL',1)
I2Ccallback('SCL',1)
if not(I2CbbTX(data2,I2Ccallback)): return False;
if not(I2CbbTX(data2,I2Ccallback)): return False;
@@ -19,7 +19,7 @@ class I2Cbitbang(I2Cdevices):
@@ -19,7 +19,7 @@ class I2Cbitbang(I2Cdevices):
data3=[0]
data3=[0]
if not(I2CbbRX(data2,data3,I2Ccallback)): return False;
if not(I2CbbRX(data2,data3,I2Ccallback)): return False;
if data3[0]!=0x80:
if data3[0]!=0x80:
logging.info("Expected Ack 0x80, received:",data3);
logging.error("Expected Ack 0x80, received: %s",data3);
return False;
return False;
logging.info("Si4012 TX success!")
logging.info("Si4012 TX success!")
return True;
return True;
@@ -37,7 +37,7 @@ class I2Cbitbang(I2Cdevices):
@@ -37,7 +37,7 @@ class I2Cbitbang(I2Cdevices):
# data2=[regnr%256]+data2;
# data2=[regnr%256]+data2;
# regnr=int(regnr/256);
# regnr=int(regnr/256);
# data2=[Addr<<1,regnr]+data2;
# data2=[Addr<<1,regnr]+data2;
# logging.info(data2,Addr,Reg['reg_addr']);
# logging.info("%s %s %s",data2,Addr,Reg['reg_addr']);
if not(I2CbbTX(data2,I2Ccallback)): return False;
if not(I2CbbTX(data2,I2Ccallback)): return False;
# return False;
# return False;
data2=[(Addr<<1)+1];
data2=[(Addr<<1)+1];
@@ -50,14 +50,14 @@ class I2Cbitbang(I2Cdevices):
@@ -50,14 +50,14 @@ class I2Cbitbang(I2Cdevices):
else: value[:]=data3[:];
else: value[:]=data3[:];
if (width!=l1*8) or (bitoffset>0):
if (width!=l1*8) or (bitoffset>0):
value[0]=UnMask(value[0],width,bitoffset)
value[0]=UnMask(value[0],width,bitoffset)
#logging.info("Received:",data3);
#logging.info("Received: %s",data3);
return True;
return True;
def I2CbbTX(data2,SetBit):
def I2CbbTX(data2,SetBit):
SetBit('SDIOdir',1) #Input, should be high
SetBit('SDIOdir',1) #Input, should be high
if SetBit('SDI',0,True)==0:
if SetBit('SDI',0,True)==0:
logging.info("I2C line low!")
logging.error("I2C line low!")
return False;
return False;
#Start
#Start
SetBit('SDIOdir',0) #Output = low
SetBit('SDIOdir',0) #Output = low
@@ -73,7 +73,7 @@ def I2CbbTX(data2,SetBit):
@@ -73,7 +73,7 @@ def I2CbbTX(data2,SetBit):
SetBit('SDIOdir',1) #Input
SetBit('SDIOdir',1) #Input
#logging.info(GetBit(SDI))
#logging.info(GetBit(SDI))
if SetBit('SDI',0,True)==1:
if SetBit('SDI',0,True)==1:
logging.info("I2C: Not ACK")
logging.error("I2C: Not ACK")
return False;
return False;
SetBit('SCL',1)
SetBit('SCL',1)
#logging.info(GetBit(SDI))
#logging.info(GetBit(SDI))
@@ -89,7 +89,7 @@ def I2CbbTX(data2,SetBit):
@@ -89,7 +89,7 @@ def I2CbbTX(data2,SetBit):
def I2CbbRX(data1,data2,SetBit):
def I2CbbRX(data1,data2,SetBit):
SetBit('SDIOdir',1) #Input, should be high
SetBit('SDIOdir',1) #Input, should be high
if SetBit('SDI',0,True)==0:
if SetBit('SDI',0,True)==0:
logging.info("I2C ack: line low!")
logging.error("I2C ack: line low!")
return False;
return False;
#Start
#Start
SetBit('SDIOdir',0) #Output = low
SetBit('SDIOdir',0) #Output = low
@@ -106,7 +106,7 @@ def I2CbbRX(data1,data2,SetBit):
@@ -106,7 +106,7 @@ def I2CbbRX(data1,data2,SetBit):
SetBit('SDIOdir',1) #Input
SetBit('SDIOdir',1) #Input
#logging.info(GetBit(SDI))
#logging.info(GetBit(SDI))
if SetBit('SDI',0,True)==1:
if SetBit('SDI',0,True)==1:
logging.info("I2C: Not ACK")
logging.error("I2C: Not ACK")
return False;
return False;
SetBit('SCL',1)
SetBit('SCL',1)
#logging.info(GetBit(SDI))
#logging.info(GetBit(SDI))
Loading