Skip to content
GitLab
Explore
Sign in
Register
Primary navigation
Search or go to…
Project
H
HDL
Manage
Activity
Members
Labels
Plan
Issues
Issue boards
Milestones
Iterations
Wiki
Requirements
Jira
Code
Merge requests
Repository
Branches
Commits
Tags
Repository graph
Compare revisions
Snippets
Locked files
Build
Pipelines
Jobs
Pipeline schedules
Test cases
Artifacts
Deploy
Releases
Container registry
Model registry
Operate
Environments
Monitor
Incidents
Analyze
Value stream analytics
Contributor analytics
CI/CD analytics
Repository analytics
Code review analytics
Issue analytics
Insights
Model experiments
Help
Help
Support
GitLab documentation
Compare GitLab plans
Community forum
Contribute to GitLab
Provide feedback
Keyboard shortcuts
?
Snippets
Groups
Projects
Show more breadcrumbs
RTSD
HDL
Commits
64a4a265
Commit
64a4a265
authored
10 years ago
by
Pepping
Browse files
Options
Downloads
Patches
Plain Diff
Renamed to new name. Replaced old eth with new one
parent
be19d9ce
No related branches found
No related tags found
No related merge requests found
Changes
1
Show whitespace changes
Inline
Side-by-side
Showing
1 changed file
boards/uniboard1/designs/unb1_fn_terminal_db/quartus/sopc_unb1_fn_terminal_db.sopc
+1149
-0
1149 additions, 0 deletions
...unb1_fn_terminal_db/quartus/sopc_unb1_fn_terminal_db.sopc
with
1149 additions
and
0 deletions
boards/uniboard1/designs/unb1_fn_terminal_db/quartus/sopc_unb1_fn_terminal_db.sopc
0 → 100644
+
1149
−
0
View file @
64a4a265
<?xml version="1.0" encoding="UTF-8"?>
<system
name=
"sopc_unb1_fn_terminal_db"
>
<parameter
name=
"bonusData"
>
<![CDATA[bonusData
{
element altpll_0
{
datum _sortIndex
{
value = "0";
type = "int";
}
}
element jtag_uart_0.avalon_jtag_slave
{
datum baseAddress
{
value = "832";
type = "long";
}
}
element avs_eth_0
{
datum _sortIndex
{
value = "19";
type = "int";
}
}
element altpll_0.c0
{
datum _clockDomain
{
value = "mm_clk";
type = "String";
}
}
element altpll_0.c1
{
datum _clockDomain
{
value = "cal_clk";
type = "String";
}
}
element altpll_0.c2
{
datum _clockDomain
{
value = "tse_clk";
type = "String";
}
}
element clk_0
{
datum _sortIndex
{
value = "4";
type = "int";
}
}
element cpu_0
{
datum _sortIndex
{
value = "3";
type = "int";
}
datum megawizard_uipreferences
{
value = "{output_language=VHDL, output_directory=D:\\svnroot\\UniBoard_FP7\\UniBoard\\trunk\\Firmware\\designs\\fn_terminal_db\\build\\synth\\quartus}";
type = "String";
}
}
element cpu_0.jtag_debug_module
{
datum baseAddress
{
value = "14336";
type = "long";
}
}
element jtag_uart_0
{
datum _sortIndex
{
value = "2";
type = "int";
}
datum megawizard_uipreferences
{
value = "{}";
type = "String";
}
}
element ram_diag_data_buffer.mem
{
datum baseAddress
{
value = "65536";
type = "long";
}
}
element reg_diag_data_buffer.mem
{
datum baseAddress
{
value = "128";
type = "long";
}
}
element reg_diagnostics_mesh.mem
{
datum baseAddress
{
value = "256";
type = "long";
}
}
element reg_unb_sens.mem
{
datum baseAddress
{
value = "736";
type = "long";
}
}
element reg_wdi.mem
{
datum _lockedAddress
{
value = "1";
type = "boolean";
}
datum baseAddress
{
value = "12288";
type = "long";
}
}
element reg_tr_nonbonded_mesh.mem
{
datum baseAddress
{
value = "512";
type = "long";
}
}
element pio_system_info.mem
{
datum _lockedAddress
{
value = "1";
type = "boolean";
}
datum baseAddress
{
value = "0";
type = "long";
}
}
element rom_system_info.mem
{
datum _lockedAddress
{
value = "1";
type = "boolean";
}
datum baseAddress
{
value = "4096";
type = "long";
}
}
element ram_diag_data_buffer_mesh.mem
{
datum baseAddress
{
value = "262144";
type = "long";
}
}
element reg_bsn_monitor.mem
{
datum baseAddress
{
value = "576";
type = "long";
}
}
element avs_eth_0.mms_ram
{
datum baseAddress
{
value = "16384";
type = "long";
}
}
element avs_eth_0.mms_reg
{
datum baseAddress
{
value = "640";
type = "long";
}
}
element avs_eth_0.mms_tse
{
datum baseAddress
{
value = "8192";
type = "long";
}
}
element onchip_memory2_0
{
datum _sortIndex
{
value = "1";
type = "int";
}
datum megawizard_uipreferences
{
value = "{}";
type = "String";
}
}
element pio_debug_wave
{
datum _sortIndex
{
value = "9";
type = "int";
}
datum megawizard_uipreferences
{
value = "{}";
type = "String";
}
}
element pio_pps
{
datum _sortIndex
{
value = "10";
type = "int";
}
}
element pio_system_info
{
datum _sortIndex
{
value = "6";
type = "int";
}
}
element pio_wdi
{
datum _sortIndex
{
value = "8";
type = "int";
}
datum megawizard_uipreferences
{
value = "{}";
type = "String";
}
}
element altpll_0.pll_slave
{
datum _lockedAddress
{
value = "0";
type = "boolean";
}
datum baseAddress
{
value = "768";
type = "long";
}
}
element ram_diag_data_buffer
{
datum _sortIndex
{
value = "14";
type = "int";
}
}
element ram_diag_data_buffer_mesh
{
datum _sortIndex
{
value = "16";
type = "int";
}
}
element reg_bsn_monitor
{
datum _sortIndex
{
value = "15";
type = "int";
}
}
element reg_diag_data_buffer
{
datum _sortIndex
{
value = "18";
type = "int";
}
}
element reg_diagnostics_mesh
{
datum _sortIndex
{
value = "13";
type = "int";
}
}
element reg_tr_nonbonded_mesh
{
datum _sortIndex
{
value = "12";
type = "int";
}
}
element reg_unb_sens
{
datum _sortIndex
{
value = "11";
type = "int";
}
}
element reg_wdi
{
datum _sortIndex
{
value = "17";
type = "int";
}
}
element rom_system_info
{
datum _sortIndex
{
value = "7";
type = "int";
}
}
element pio_wdi.s1
{
datum baseAddress
{
value = "800";
type = "long";
}
}
element onchip_memory2_0.s1
{
datum _lockedAddress
{
value = "1";
type = "boolean";
}
datum baseAddress
{
value = "131072";
type = "long";
}
}
element pio_debug_wave.s1
{
datum baseAddress
{
value = "784";
type = "long";
}
}
element pio_pps.s1
{
datum baseAddress
{
value = "816";
type = "long";
}
}
element timer_0.s1
{
datum baseAddress
{
value = "704";
type = "long";
}
}
element sopc_unb1_fn_terminal_db
{
}
element timer_0
{
datum _sortIndex
{
value = "5";
type = "int";
}
datum megawizard_uipreferences
{
value = "{}";
type = "String";
}
}
}
]]>
</parameter>
<parameter
name=
"clockCrossingAdapter"
value=
"HANDSHAKE"
/>
<parameter
name=
"device"
value=
"EP4SGX230KF40C2"
/>
<parameter
name=
"deviceFamily"
value=
"STRATIXIV"
/>
<parameter
name=
"deviceSpeedGrade"
value=
""
/>
<parameter
name=
"fabricMode"
value=
"SOPC"
/>
<parameter
name=
"generateLegacySim"
value=
"true"
/>
<parameter
name=
"generationId"
value=
"0"
/>
<parameter
name=
"globalResetBus"
value=
"true"
/>
<parameter
name=
"hdlLanguage"
value=
"VHDL"
/>
<parameter
name=
"maxAdditionalLatency"
value=
"0"
/>
<parameter
name=
"projectName"
>
unb1_fn_terminal_db.qpf
</parameter>
<parameter
name=
"sopcBorderPoints"
value=
"true"
/>
<parameter
name=
"systemHash"
value=
"-26591924312"
/>
<parameter
name=
"timeStamp"
value=
"1423747503450"
/>
<parameter
name=
"useTestBenchNamingPattern"
value=
"false"
/>
<module
kind=
"clock_source"
version=
"11.1"
enabled=
"1"
name=
"clk_0"
>
<parameter
name=
"clockFrequency"
value=
"25000000"
/>
<parameter
name=
"clockFrequencyKnown"
value=
"true"
/>
<parameter
name=
"inputClockFrequency"
value=
"0"
/>
<parameter
name=
"resetSynchronousEdges"
value=
"NONE"
/>
</module>
<module
kind=
"altera_nios2"
version=
"11.1"
enabled=
"1"
name=
"cpu_0"
>
<parameter
name=
"userDefinedSettings"
value=
""
/>
<parameter
name=
"tightlyCoupledInstructionMaster3MapParam"
value=
""
/>
<parameter
name=
"tightlyCoupledInstructionMaster3AddrWidth"
value=
"1"
/>
<parameter
name=
"tightlyCoupledInstructionMaster2MapParam"
value=
""
/>
<parameter
name=
"tightlyCoupledInstructionMaster2AddrWidth"
value=
"1"
/>
<parameter
name=
"tightlyCoupledInstructionMaster1MapParam"
value=
""
/>
<parameter
name=
"tightlyCoupledInstructionMaster1AddrWidth"
value=
"1"
/>
<parameter
name=
"tightlyCoupledInstructionMaster0MapParam"
value=
""
/>
<parameter
name=
"tightlyCoupledInstructionMaster0AddrWidth"
value=
"1"
/>
<parameter
name=
"tightlyCoupledDataMaster3MapParam"
value=
""
/>
<parameter
name=
"tightlyCoupledDataMaster3AddrWidth"
value=
"1"
/>
<parameter
name=
"tightlyCoupledDataMaster2MapParam"
value=
""
/>
<parameter
name=
"tightlyCoupledDataMaster2AddrWidth"
value=
"1"
/>
<parameter
name=
"tightlyCoupledDataMaster1MapParam"
value=
""
/>
<parameter
name=
"tightlyCoupledDataMaster1AddrWidth"
value=
"1"
/>
<parameter
name=
"tightlyCoupledDataMaster0MapParam"
value=
""
/>
<parameter
name=
"tightlyCoupledDataMaster0AddrWidth"
value=
"1"
/>
<parameter
name=
"setting_showUnpublishedSettings"
value=
"false"
/>
<parameter
name=
"setting_showInternalSettings"
value=
"false"
/>
<parameter
name=
"setting_shadowRegisterSets"
value=
"0"
/>
<parameter
name=
"setting_preciseSlaveAccessErrorException"
value=
"false"
/>
<parameter
name=
"setting_preciseIllegalMemAccessException"
value=
"false"
/>
<parameter
name=
"setting_preciseDivisionErrorException"
value=
"false"
/>
<parameter
name=
"setting_performanceCounter"
value=
"false"
/>
<parameter
name=
"setting_perfCounterWidth"
value=
"_32"
/>
<parameter
name=
"setting_interruptControllerType"
value=
"Internal"
/>
<parameter
name=
"setting_illegalMemAccessDetection"
value=
"false"
/>
<parameter
name=
"setting_illegalInstructionsTrap"
value=
"false"
/>
<parameter
name=
"setting_fullWaveformSignals"
value=
"false"
/>
<parameter
name=
"setting_extraExceptionInfo"
value=
"false"
/>
<parameter
name=
"setting_exportPCB"
value=
"false"
/>
<parameter
name=
"setting_debugSimGen"
value=
"false"
/>
<parameter
name=
"setting_clearXBitsLDNonBypass"
value=
"true"
/>
<parameter
name=
"setting_branchPredictionType"
value=
"Automatic"
/>
<parameter
name=
"setting_bit31BypassDCache"
value=
"true"
/>
<parameter
name=
"setting_bigEndian"
value=
"false"
/>
<parameter
name=
"setting_bhtPtrSz"
value=
"_8"
/>
<parameter
name=
"setting_bhtIndexPcOnly"
value=
"false"
/>
<parameter
name=
"setting_avalonDebugPortPresent"
value=
"false"
/>
<parameter
name=
"setting_alwaysEncrypt"
value=
"true"
/>
<parameter
name=
"setting_allowFullAddressRange"
value=
"false"
/>
<parameter
name=
"setting_activateTrace"
value=
"true"
/>
<parameter
name=
"setting_activateTestEndChecker"
value=
"false"
/>
<parameter
name=
"setting_activateMonitors"
value=
"true"
/>
<parameter
name=
"setting_activateModelChecker"
value=
"false"
/>
<parameter
name=
"setting_HDLSimCachesCleared"
value=
"true"
/>
<parameter
name=
"setting_HBreakTest"
value=
"false"
/>
<parameter
name=
"resetSlave"
value=
"onchip_memory2_0.s1"
/>
<parameter
name=
"resetOffset"
value=
"0"
/>
<parameter
name=
"muldiv_multiplierType"
value=
"NoneSmall"
/>
<parameter
name=
"muldiv_divider"
value=
"false"
/>
<parameter
name=
"mpu_useLimit"
value=
"false"
/>
<parameter
name=
"mpu_numOfInstRegion"
value=
"8"
/>
<parameter
name=
"mpu_numOfDataRegion"
value=
"8"
/>
<parameter
name=
"mpu_minInstRegionSize"
value=
"_12"
/>
<parameter
name=
"mpu_minDataRegionSize"
value=
"_12"
/>
<parameter
name=
"mpu_enabled"
value=
"false"
/>
<parameter
name=
"mmu_uitlbNumEntries"
value=
"_4"
/>
<parameter
name=
"mmu_udtlbNumEntries"
value=
"_6"
/>
<parameter
name=
"mmu_tlbPtrSz"
value=
"_7"
/>
<parameter
name=
"mmu_tlbNumWays"
value=
"_16"
/>
<parameter
name=
"mmu_processIDNumBits"
value=
"_8"
/>
<parameter
name=
"mmu_enabled"
value=
"false"
/>
<parameter
name=
"mmu_autoAssignTlbPtrSz"
value=
"true"
/>
<parameter
name=
"mmu_TLBMissExcSlave"
value=
""
/>
<parameter
name=
"mmu_TLBMissExcOffset"
value=
"0"
/>
<parameter
name=
"manuallyAssignCpuID"
value=
"false"
/>
<parameter
name=
"internalIrqMaskSystemInfo"
value=
"11"
/>
<parameter
name=
"instSlaveMapParam"
>
<![CDATA[<address-map><slave name='cpu_0.jtag_debug_module' start='0x3800' end='0x4000' /><slave name='onchip_memory2_0.s1' start='0x20000' end='0x40000' /></address-map>]]>
</parameter>
<parameter
name=
"instAddrWidth"
value=
"18"
/>
<parameter
name=
"impl"
value=
"Small"
/>
<parameter
name=
"icache_size"
value=
"_4096"
/>
<parameter
name=
"icache_ramBlockType"
value=
"Automatic"
/>
<parameter
name=
"icache_numTCIM"
value=
"_0"
/>
<parameter
name=
"icache_burstType"
value=
"None"
/>
<parameter
name=
"exceptionSlave"
value=
"onchip_memory2_0.s1"
/>
<parameter
name=
"exceptionOffset"
value=
"32"
/>
<parameter
name=
"deviceFeaturesSystemInfo"
>
ADDRESS_STALL 1 CELL_LEVEL_BACK_ANNOTATION_DISABLED 0 COMPILER_SUPPORT 1 DSP 1 DSP_SHIFTER_BLOCK 1 DUMP_ASM_LAB_BITS_FOR_POWER 1 EMUL 0 ENABLE_ADVANCED_IO_ANALYSIS_GUI_FEATURES 1 EPCS 1 ESB 0 FAKE1 0 FAKE2 0 FAKE3 0 FITTER_USE_FALLING_EDGE_DELAY 1 GENERATE_DC_ON_CURRENT_WARNING_FOR_INTERNAL_CLAMPING_DIODE 1 HARDCOPY 0 HAS_18_BIT_MULTS 1 HAS_ACE_SUPPORT 1 HAS_ADJUSTABLE_OUTPUT_IO_TIMING_MEAS_POINT 1 HAS_ADVANCED_IO_INVERTED_CORNER 1 HAS_ADVANCED_IO_POWER_SUPPORT 1 HAS_ADVANCED_IO_TIMING_SUPPORT 1 HAS_ALM_SUPPORT 1 HAS_ATOM_AND_ROUTING_POWER_MODELED_TOGETHER 0 HAS_AUTO_DERIVE_CLOCK_UNCERTAINTY_SUPPORT 1 HAS_AUTO_FIT_SUPPORT 1 HAS_BALANCED_OPT_TECHNIQUE_SUPPORT 1 HAS_BENEFICIAL_SKEW_SUPPORT 1 HAS_BITLEVEL_DRIVE_STRENGTH_CONTROL 1 HAS_BSDL_FILE_GENERATION 1 HAS_CGA_SUPPORT 1 HAS_CHECK_NETLIST_SUPPORT 1 HAS_CLOCK_REGION_CHECKER_ENABLED 1 HAS_CORE_JUNCTION_TEMP_DERATING 0 HAS_CROSSTALK_SUPPORT 0 HAS_CUSTOM_REGION_SUPPORT 1 HAS_DATA_DRIVEN_ACVQ_HSSI_SUPPORT 0 HAS_DDB_FDI_SUPPORT 0 HAS_DESIGN_ANALYZER_SUPPORT 1 HAS_DETAILED_IO_RAIL_POWER_MODEL 1 HAS_DETAILED_LEIM_STATIC_POWER_MODEL 0 HAS_DETAILED_LE_POWER_MODEL 1 HAS_DETAILED_ROUTING_MUX_STATIC_POWER_MODEL 0 HAS_DETAILED_THERMAL_CIRCUIT_PARAMETER_SUPPORT 1 HAS_DEVICE_MIGRATION_SUPPORT 1 HAS_DIAGONAL_MIGRATION_SUPPORT 0 HAS_EMIF_TOOLKIT_SUPPORT 1 HAS_FAMILY_VARIANT_MIGRATION_SUPPORT 0 HAS_FANOUT_FREE_NODE_SUPPORT 1 HAS_FAST_FIT_SUPPORT 1 HAS_FITTER_EARLY_TIMING_ESTIMATE_SUPPORT 1 HAS_FITTER_ECO_SUPPORT 1 HAS_FIT_NETLIST_OPT_RETIME_SUPPORT 1 HAS_FIT_NETLIST_OPT_SUPPORT 1 HAS_FORMAL_VERIFICATION_SUPPORT 1 HAS_FPGA_XCHANGE_SUPPORT 1 HAS_FSAC_LUTRAM_REGISTER_PACKING_SUPPORT 0 HAS_FULL_DAT_MIN_TIMING_SUPPORT 1 HAS_FULL_INCREMENTAL_DESIGN_SUPPORT 1 HAS_FUNCTIONAL_SIMULATION_SUPPORT 1 HAS_GLITCH_FILTERING_SUPPORT 1 HAS_HC_READY_SUPPORT 1 HAS_HIGH_SPEED_LOW_POWER_TILE_SUPPORT 1 HAS_HOLD_TIME_AVOIDANCE_ACROSS_CLOCK_SPINE_SUPPORT 1 HAS_HSPICE_WRITER_SUPPORT 1 HAS_HSSI_POWER_CALCULATOR 1 HAS_IBISO_WRITER_SUPPORT 0 HAS_INCREMENTAL_DAT_SUPPORT 1 HAS_INCREMENTAL_SYNTHESIS_SUPPORT 1 HAS_IO_ASSIGNMENT_ANALYSIS_SUPPORT 1 HAS_IO_DECODER 1 HAS_IO_PLACEMENT_OPTIMIZATION_SUPPORT 1 HAS_IO_SMART_RECOMPILE_SUPPORT 0 HAS_JITTER_SUPPORT 1 HAS_JTAG_SLD_HUB_SUPPORT 1 HAS_LOGIC_LOCK_SUPPORT 1 HAS_MICROPROCESSOR 0 HAS_MIF_SMART_COMPILE_SUPPORT 1 HAS_MINMAX_TIMING_MODELING_SUPPORT 1 HAS_MIN_TIMING_ANALYSIS_SUPPORT 1 HAS_MUX_RESTRUCTURE_SUPPORT 1 HAS_NEW_HC_FLOW_SUPPORT 0 HAS_NEW_SERDES_MAX_RESOURCE_COUNT_REPORTING_SUPPORT 1 HAS_NEW_VPR_SUPPORT 1 HAS_NONSOCKET_TECHNOLOGY_MIGRATION_SUPPORT 1 HAS_NO_JTAG_USERCODE_SUPPORT 0 HAS_OPERATING_SETTINGS_AND_CONDITIONS_REPORTING_SUPPORT 1 HAS_PAD_LOCATION_ASSIGNMENT_SUPPORT 0 HAS_PARTIAL_RECONFIG_SUPPORT 0 HAS_PHYSICAL_NETLIST_OUTPUT 0 HAS_PHYSICAL_ROUTING_SUPPORT 1 HAS_PIN_SPECIFIC_VOLTAGE_SUPPORT 1 HAS_PLDM_REF_SUPPORT 1 HAS_POWER_ESTIMATION_SUPPORT 1 HAS_PRELIMINARY_CLOCK_UNCERTAINTY_NUMBERS 0 HAS_PRE_FITTER_FPP_SUPPORT 0 HAS_PRE_FITTER_LUTRAM_NETLIST_CHECKER_ENABLED 1 HAS_PVA_SUPPORT 1 HAS_RCF_SUPPORT 1 HAS_RCF_SUPPORT_FOR_DEBUGGING 0 HAS_RED_BLACK_SEPARATION_SUPPORT 0 HAS_RE_LEVEL_TIMING_GRAPH_SUPPORT 1 HAS_RISEFALL_DELAY_SUPPORT 1 HAS_SIGNAL_PROBE_SUPPORT 1 HAS_SIGNAL_TAP_SUPPORT 1 HAS_SIMULATOR_SUPPORT 0 HAS_SPLIT_IO_SUPPORT 1 HAS_SPLIT_LC_SUPPORT 1 HAS_SYNTH_FSYN_NETLIST_OPT_SUPPORT 1 HAS_SYNTH_NETLIST_OPT_RETIME_SUPPORT 1 HAS_SYNTH_NETLIST_OPT_SUPPORT 1 HAS_TECHNOLOGY_MIGRATION_SUPPORT 1 HAS_TEMPLATED_REGISTER_PACKING_SUPPORT 1 HAS_TIME_BORROWING_SUPPORT 0 HAS_TIMING_DRIVEN_SYNTHESIS_SUPPORT 1 HAS_TIMING_INFO_SUPPORT 1 HAS_TIMING_OPERATING_CONDITIONS 1 HAS_TIMING_SIMULATION_SUPPORT 1 HAS_TITAN_BASED_MAC_REGISTER_PACKER_SUPPORT 1 HAS_USER_HIGH_SPEED_LOW_POWER_TILE_SUPPORT 1 HAS_USE_FITTER_INFO_SUPPORT 0 HAS_VCCPD_POWER_RAIL 1 HAS_VERTICAL_MIGRATION_SUPPORT 1 HAS_VIEWDRAW_SYMBOL_SUPPORT 0 HAS_VIO_SUPPORT 1 HAS_VIRTUAL_DEVICES 0 HAS_WYSIWYG_DFFEAS_SUPPORT 1 HAS_XIBISO_WRITER_SUPPORT 1 INCREMENTAL_DESIGN_SUPPORTS_COMPATIBLE_CONSTRAINTS 1 INSTALLED 0 IS_CONFIG_ROM 0 IS_DEFAULT_FAMILY 0 IS_HARDCOPY_FAMILY 0 LVDS_IO 1 M10K_MEMORY 0 M144K_MEMORY 1 M20K_MEMORY 0 M4K_MEMORY 0 M512_MEMORY 0 M9K_MEMORY 1 MLAB_MEMORY 1 MRAM_MEMORY 0 NOT_LISTED 0 NO_RPE_SUPPORT 0 NO_SUPPORT_FOR_LOGICLOCK_CONTENT_BACK_ANNOTATION 1 NO_SUPPORT_FOR_STA_CLOCK_UNCERTAINTY_CHECK 0 NO_TDC_SUPPORT 0 POSTFIT_BAK_DATABASE_EXPORT_ENABLED 1 POSTMAP_BAK_DATABASE_EXPORT_ENABLED 1 PROGRAMMER_SUPPORT 1 QFIT_IN_DEVELOPMENT 0 QMAP_IN_DEVELOPMENT 0 RAM_LOGICAL_NAME_CHECKING_IN_CUT_ENABLED 1 REPORTS_METASTABILITY_MTBF 1 REQUIRES_INSTALLATION_PATCH 0 REQUIRES_LIST_OF_TEMPERATURE_AND_VOLTAGE_OPERATING_CONDITIONS 1 RESERVES_SIGNAL_PROBE_PINS 0 RESOLVE_MAX_FANOUT_EARLY 1 RESOLVE_MAX_FANOUT_LATE 0 RESPECTS_FIXED_SIZED_LOCKED_LOCATION_LOGICLOCK 1 RESTRICTED_USER_SELECTION 0 RISEFALL_SUPPORT_IS_HIDDEN 0 SUPPORTS_ADDITIONAL_OPTIONS_FOR_UNUSED_IO 1 SUPPORTS_CRC 1 SUPPORTS_DIFFERENTIAL_AIOT_BOARD_TRACE_MODEL 1 SUPPORTS_DSP_BALANCING_BACK_ANNOTATION 0 SUPPORTS_GENERATION_OF_EARLY_POWER_ESTIMATOR_FILE 1 SUPPORTS_GLOBAL_SIGNAL_BACK_ANNOTATION 1 SUPPORTS_MAC_CHAIN_OUT_ADDER 1 SUPPORTS_RAM_PACKING_BACK_ANNOTATION 0 SUPPORTS_REG_PACKING_BACK_ANNOTATION 0 SUPPORTS_SIGNALPROBE_REGISTER_PIPELINING 1 SUPPORTS_SINGLE_ENDED_AIOT_BOARD_TRACE_MODEL 1 SUPPORTS_USER_MANUAL_LOGIC_DUPLICATION 1 TMV_RUN_CUSTOMIZABLE_VIEWER 1 TMV_RUN_INTERNAL_DETAILS 1 TMV_RUN_INTERNAL_DETAILS_ON_IO 0 TMV_RUN_INTERNAL_DETAILS_ON_IOBUF 1 TMV_RUN_INTERNAL_DETAILS_ON_LCELL 0 TMV_RUN_INTERNAL_DETAILS_ON_LRAM 0 TRANSCEIVER_3G_BLOCK 1 TRANSCEIVER_6G_BLOCK 1 USES_ACV_FOR_FLED 1 USES_ADB_FOR_BACK_ANNOTATION 1 USES_ASIC_ROUTING_POWER_CALCULATOR 0 USES_DATA_DRIVEN_PLL_COMPUTATION_UTIL 1 USES_DEV 1 USES_ICP_FOR_ECO_FITTER 0 USES_LIBERTY_TIMING 0 USES_POWER_SIGNAL_ACTIVITIES 1 USES_THIRD_GENERATION_TIMING_MODELS_TIS 1 USE_ADVANCED_IO_POWER_BY_DEFAULT 1 USE_ADVANCED_IO_TIMING_BY_DEFAULT 1 USE_BASE_FAMILY_DDB_PATH 0 USE_OCT_AUTO_CALIBRATION 0 USE_RISEFALL_ONLY 1 USE_SEPARATE_LIST_FOR_TECH_MIGRATION 1 USE_SINGLE_COMPILER_PASS_PLL_MIF_FILE_WRITER 1 USE_TITAN_IO_BASED_IO_REGISTER_PACKER_UTIL 1 WYSIWYG_BUS_WIDTH_CHECKING_IN_CUT_ENABLED 1
</parameter>
<parameter
name=
"deviceFamilyName"
value=
"Stratix IV"
/>
<parameter
name=
"debug_triggerArming"
value=
"true"
/>
<parameter
name=
"debug_level"
value=
"Level1"
/>
<parameter
name=
"debug_jtagInstanceID"
value=
"0"
/>
<parameter
name=
"debug_embeddedPLL"
value=
"true"
/>
<parameter
name=
"debug_debugReqSignals"
value=
"false"
/>
<parameter
name=
"debug_assignJtagInstanceID"
value=
"false"
/>
<parameter
name=
"debug_OCIOnchipTrace"
value=
"_128"
/>
<parameter
name=
"dcache_size"
value=
"_2048"
/>
<parameter
name=
"dcache_ramBlockType"
value=
"Automatic"
/>
<parameter
name=
"dcache_omitDataMaster"
value=
"false"
/>
<parameter
name=
"dcache_numTCDM"
value=
"_0"
/>
<parameter
name=
"dcache_lineSize"
value=
"_32"
/>
<parameter
name=
"dcache_bursts"
value=
"false"
/>
<parameter
name=
"dataSlaveMapParam"
>
<![CDATA[<address-map><slave name='pio_system_info.mem' start='0x0' end='0x80' /><slave name='reg_diag_data_buffer.mem' start='0x80' end='0x100' /><slave name='reg_diagnostics_mesh.mem' start='0x100' end='0x200' /><slave name='reg_tr_nonbonded_mesh.mem' start='0x200' end='0x240' /><slave name='reg_bsn_monitor.mem' start='0x240' end='0x280' /><slave name='avs_eth_0.mms_reg' start='0x280' end='0x2C0' /><slave name='timer_0.s1' start='0x2C0' end='0x2E0' /><slave name='reg_unb_sens.mem' start='0x2E0' end='0x300' /><slave name='altpll_0.pll_slave' start='0x300' end='0x310' /><slave name='pio_debug_wave.s1' start='0x310' end='0x320' /><slave name='pio_wdi.s1' start='0x320' end='0x330' /><slave name='pio_pps.s1' start='0x330' end='0x340' /><slave name='jtag_uart_0.avalon_jtag_slave' start='0x340' end='0x348' /><slave name='rom_system_info.mem' start='0x1000' end='0x2000' /><slave name='avs_eth_0.mms_tse' start='0x2000' end='0x3000' /><slave name='reg_wdi.mem' start='0x3000' end='0x3008' /><slave name='cpu_0.jtag_debug_module' start='0x3800' end='0x4000' /><slave name='avs_eth_0.mms_ram' start='0x4000' end='0x5000' /><slave name='ram_diag_data_buffer.mem' start='0x10000' end='0x20000' /><slave name='onchip_memory2_0.s1' start='0x20000' end='0x40000' /><slave name='ram_diag_data_buffer_mesh.mem' start='0x40000' end='0x50000' /></address-map>]]>
</parameter>
<parameter
name=
"dataAddrWidth"
value=
"19"
/>
<parameter
name=
"customInstSlavesSystemInfo"
value=
"<info/>"
/>
<parameter
name=
"cpuReset"
value=
"false"
/>
<parameter
name=
"cpuID"
value=
"0"
/>
<parameter
name=
"clockFrequency"
value=
"50000000"
/>
<parameter
name=
"breakSlave"
>
cpu_0.jtag_debug_module
</parameter>
<parameter
name=
"breakOffset"
value=
"32"
/>
</module>
<module
kind=
"altera_avalon_onchip_memory2"
version=
"11.1"
enabled=
"1"
name=
"onchip_memory2_0"
>
<parameter
name=
"allowInSystemMemoryContentEditor"
value=
"false"
/>
<parameter
name=
"autoInitializationFileName"
value=
"onchip_memory2_0"
/>
<parameter
name=
"blockType"
value=
"M144K"
/>
<parameter
name=
"dataWidth"
value=
"32"
/>
<parameter
name=
"deviceFamily"
value=
"Stratix IV"
/>
<parameter
name=
"dualPort"
value=
"false"
/>
<parameter
name=
"initMemContent"
value=
"true"
/>
<parameter
name=
"initializationFileName"
value=
"onchip_memory2_0"
/>
<parameter
name=
"instanceID"
value=
"NONE"
/>
<parameter
name=
"memorySize"
value=
"131072"
/>
<parameter
name=
"readDuringWriteMode"
value=
"DONT_CARE"
/>
<parameter
name=
"simAllowMRAMContentsFile"
value=
"false"
/>
<parameter
name=
"simMemInitOnlyFilename"
value=
"0"
/>
<parameter
name=
"singleClockOperation"
value=
"false"
/>
<parameter
name=
"slave1Latency"
value=
"1"
/>
<parameter
name=
"slave2Latency"
value=
"1"
/>
<parameter
name=
"useNonDefaultInitFile"
value=
"false"
/>
<parameter
name=
"useShallowMemBlocks"
value=
"false"
/>
<parameter
name=
"writable"
value=
"true"
/>
</module>
<module
kind=
"altera_avalon_jtag_uart"
version=
"11.1"
enabled=
"1"
name=
"jtag_uart_0"
>
<parameter
name=
"allowMultipleConnections"
value=
"false"
/>
<parameter
name=
"hubInstanceID"
value=
"0"
/>
<parameter
name=
"readBufferDepth"
value=
"64"
/>
<parameter
name=
"readIRQThreshold"
value=
"8"
/>
<parameter
name=
"simInputCharacterStream"
>
<![CDATA[a
q]]>
</parameter>
<parameter
name=
"simInteractiveOptions"
>
INTERACTIVE_ASCII_OUTPUT
</parameter>
<parameter
name=
"useRegistersForReadBuffer"
value=
"false"
/>
<parameter
name=
"useRegistersForWriteBuffer"
value=
"false"
/>
<parameter
name=
"useRelativePathForSimFile"
value=
"false"
/>
<parameter
name=
"writeBufferDepth"
value=
"64"
/>
<parameter
name=
"writeIRQThreshold"
value=
"8"
/>
</module>
<module
kind=
"altpll"
version=
"11.1"
enabled=
"1"
name=
"altpll_0"
>
<parameter
name=
"HIDDEN_CUSTOM_ELABORATION"
>
altpll_avalon_elaboration
</parameter>
<parameter
name=
"HIDDEN_CUSTOM_POST_EDIT"
>
altpll_avalon_post_edit
</parameter>
<parameter
name=
"INTENDED_DEVICE_FAMILY"
value=
"Stratix IV"
/>
<parameter
name=
"WIDTH_CLOCK"
value=
"10"
/>
<parameter
name=
"WIDTH_PHASECOUNTERSELECT"
value=
""
/>
<parameter
name=
"PRIMARY_CLOCK"
value=
""
/>
<parameter
name=
"INCLK0_INPUT_FREQUENCY"
value=
"40000"
/>
<parameter
name=
"INCLK1_INPUT_FREQUENCY"
value=
""
/>
<parameter
name=
"OPERATION_MODE"
value=
"NORMAL"
/>
<parameter
name=
"PLL_TYPE"
value=
"AUTO"
/>
<parameter
name=
"QUALIFY_CONF_DONE"
value=
""
/>
<parameter
name=
"COMPENSATE_CLOCK"
value=
"CLK0"
/>
<parameter
name=
"SCAN_CHAIN"
value=
""
/>
<parameter
name=
"GATE_LOCK_SIGNAL"
value=
""
/>
<parameter
name=
"GATE_LOCK_COUNTER"
value=
""
/>
<parameter
name=
"LOCK_HIGH"
value=
""
/>
<parameter
name=
"LOCK_LOW"
value=
""
/>
<parameter
name=
"VALID_LOCK_MULTIPLIER"
value=
""
/>
<parameter
name=
"INVALID_LOCK_MULTIPLIER"
value=
""
/>
<parameter
name=
"SWITCH_OVER_ON_LOSSCLK"
value=
""
/>
<parameter
name=
"SWITCH_OVER_ON_GATED_LOCK"
value=
""
/>
<parameter
name=
"ENABLE_SWITCH_OVER_COUNTER"
value=
""
/>
<parameter
name=
"SKIP_VCO"
value=
""
/>
<parameter
name=
"SWITCH_OVER_COUNTER"
value=
""
/>
<parameter
name=
"SWITCH_OVER_TYPE"
value=
""
/>
<parameter
name=
"FEEDBACK_SOURCE"
value=
""
/>
<parameter
name=
"BANDWIDTH"
value=
""
/>
<parameter
name=
"BANDWIDTH_TYPE"
value=
"AUTO"
/>
<parameter
name=
"SPREAD_FREQUENCY"
value=
""
/>
<parameter
name=
"DOWN_SPREAD"
value=
""
/>
<parameter
name=
"SELF_RESET_ON_GATED_LOSS_LOCK"
value=
""
/>
<parameter
name=
"SELF_RESET_ON_LOSS_LOCK"
value=
""
/>
<parameter
name=
"CLK0_MULTIPLY_BY"
value=
"2"
/>
<parameter
name=
"CLK1_MULTIPLY_BY"
value=
"8"
/>
<parameter
name=
"CLK2_MULTIPLY_BY"
value=
"5"
/>
<parameter
name=
"CLK3_MULTIPLY_BY"
value=
""
/>
<parameter
name=
"CLK4_MULTIPLY_BY"
value=
""
/>
<parameter
name=
"CLK5_MULTIPLY_BY"
value=
""
/>
<parameter
name=
"CLK6_MULTIPLY_BY"
value=
""
/>
<parameter
name=
"CLK7_MULTIPLY_BY"
value=
""
/>
<parameter
name=
"CLK8_MULTIPLY_BY"
value=
""
/>
<parameter
name=
"CLK9_MULTIPLY_BY"
value=
""
/>
<parameter
name=
"EXTCLK0_MULTIPLY_BY"
value=
""
/>
<parameter
name=
"EXTCLK1_MULTIPLY_BY"
value=
""
/>
<parameter
name=
"EXTCLK2_MULTIPLY_BY"
value=
""
/>
<parameter
name=
"EXTCLK3_MULTIPLY_BY"
value=
""
/>
<parameter
name=
"CLK0_DIVIDE_BY"
value=
"1"
/>
<parameter
name=
"CLK1_DIVIDE_BY"
value=
"5"
/>
<parameter
name=
"CLK2_DIVIDE_BY"
value=
"1"
/>
<parameter
name=
"CLK3_DIVIDE_BY"
value=
""
/>
<parameter
name=
"CLK4_DIVIDE_BY"
value=
""
/>
<parameter
name=
"CLK5_DIVIDE_BY"
value=
""
/>
<parameter
name=
"CLK6_DIVIDE_BY"
value=
""
/>
<parameter
name=
"CLK7_DIVIDE_BY"
value=
""
/>
<parameter
name=
"CLK8_DIVIDE_BY"
value=
""
/>
<parameter
name=
"CLK9_DIVIDE_BY"
value=
""
/>
<parameter
name=
"EXTCLK0_DIVIDE_BY"
value=
""
/>
<parameter
name=
"EXTCLK1_DIVIDE_BY"
value=
""
/>
<parameter
name=
"EXTCLK2_DIVIDE_BY"
value=
""
/>
<parameter
name=
"EXTCLK3_DIVIDE_BY"
value=
""
/>
<parameter
name=
"CLK0_PHASE_SHIFT"
value=
"0"
/>
<parameter
name=
"CLK1_PHASE_SHIFT"
value=
"0"
/>
<parameter
name=
"CLK2_PHASE_SHIFT"
value=
"0"
/>
<parameter
name=
"CLK3_PHASE_SHIFT"
value=
""
/>
<parameter
name=
"CLK4_PHASE_SHIFT"
value=
""
/>
<parameter
name=
"CLK5_PHASE_SHIFT"
value=
""
/>
<parameter
name=
"CLK6_PHASE_SHIFT"
value=
""
/>
<parameter
name=
"CLK7_PHASE_SHIFT"
value=
""
/>
<parameter
name=
"CLK8_PHASE_SHIFT"
value=
""
/>
<parameter
name=
"CLK9_PHASE_SHIFT"
value=
""
/>
<parameter
name=
"EXTCLK0_PHASE_SHIFT"
value=
""
/>
<parameter
name=
"EXTCLK1_PHASE_SHIFT"
value=
""
/>
<parameter
name=
"EXTCLK2_PHASE_SHIFT"
value=
""
/>
<parameter
name=
"EXTCLK3_PHASE_SHIFT"
value=
""
/>
<parameter
name=
"CLK0_DUTY_CYCLE"
value=
"50"
/>
<parameter
name=
"CLK1_DUTY_CYCLE"
value=
"50"
/>
<parameter
name=
"CLK2_DUTY_CYCLE"
value=
"50"
/>
<parameter
name=
"CLK3_DUTY_CYCLE"
value=
""
/>
<parameter
name=
"CLK4_DUTY_CYCLE"
value=
""
/>
<parameter
name=
"CLK5_DUTY_CYCLE"
value=
""
/>
<parameter
name=
"CLK6_DUTY_CYCLE"
value=
""
/>
<parameter
name=
"CLK7_DUTY_CYCLE"
value=
""
/>
<parameter
name=
"CLK8_DUTY_CYCLE"
value=
""
/>
<parameter
name=
"CLK9_DUTY_CYCLE"
value=
""
/>
<parameter
name=
"EXTCLK0_DUTY_CYCLE"
value=
""
/>
<parameter
name=
"EXTCLK1_DUTY_CYCLE"
value=
""
/>
<parameter
name=
"EXTCLK2_DUTY_CYCLE"
value=
""
/>
<parameter
name=
"EXTCLK3_DUTY_CYCLE"
value=
""
/>
<parameter
name=
"PORT_clkena0"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_clkena1"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_clkena2"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_clkena3"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_clkena4"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_clkena5"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_extclkena0"
value=
""
/>
<parameter
name=
"PORT_extclkena1"
value=
""
/>
<parameter
name=
"PORT_extclkena2"
value=
""
/>
<parameter
name=
"PORT_extclkena3"
value=
""
/>
<parameter
name=
"PORT_extclk0"
value=
""
/>
<parameter
name=
"PORT_extclk1"
value=
""
/>
<parameter
name=
"PORT_extclk2"
value=
""
/>
<parameter
name=
"PORT_extclk3"
value=
""
/>
<parameter
name=
"PORT_CLKBAD0"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_CLKBAD1"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_clk0"
value=
"PORT_USED"
/>
<parameter
name=
"PORT_clk1"
value=
"PORT_USED"
/>
<parameter
name=
"PORT_clk2"
value=
"PORT_USED"
/>
<parameter
name=
"PORT_clk3"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_clk4"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_clk5"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_clk6"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_clk7"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_clk8"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_clk9"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_SCANDATA"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_SCANDATAOUT"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_SCANDONE"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_SCLKOUT1"
value=
""
/>
<parameter
name=
"PORT_SCLKOUT0"
value=
""
/>
<parameter
name=
"PORT_ACTIVECLOCK"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_CLKLOSS"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_INCLK1"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_INCLK0"
value=
"PORT_USED"
/>
<parameter
name=
"PORT_FBIN"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_PLLENA"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_CLKSWITCH"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_ARESET"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_PFDENA"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_SCANCLK"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_SCANACLR"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_SCANREAD"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_SCANWRITE"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_ENABLE0"
value=
""
/>
<parameter
name=
"PORT_ENABLE1"
value=
""
/>
<parameter
name=
"PORT_LOCKED"
value=
"PORT_USED"
/>
<parameter
name=
"PORT_CONFIGUPDATE"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_FBOUT"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_PHASEDONE"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_PHASESTEP"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_PHASEUPDOWN"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_SCANCLKENA"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_PHASECOUNTERSELECT"
value=
"PORT_UNUSED"
/>
<parameter
name=
"PORT_VCOOVERRANGE"
value=
""
/>
<parameter
name=
"PORT_VCOUNDERRANGE"
value=
""
/>
<parameter
name=
"DPA_MULTIPLY_BY"
value=
""
/>
<parameter
name=
"DPA_DIVIDE_BY"
value=
""
/>
<parameter
name=
"DPA_DIVIDER"
value=
""
/>
<parameter
name=
"VCO_MULTIPLY_BY"
value=
""
/>
<parameter
name=
"VCO_DIVIDE_BY"
value=
""
/>
<parameter
name=
"SCLKOUT0_PHASE_SHIFT"
value=
""
/>
<parameter
name=
"SCLKOUT1_PHASE_SHIFT"
value=
""
/>
<parameter
name=
"VCO_FREQUENCY_CONTROL"
value=
""
/>
<parameter
name=
"VCO_PHASE_SHIFT_STEP"
value=
""
/>
<parameter
name=
"USING_FBMIMICBIDIR_PORT"
value=
"OFF"
/>
<parameter
name=
"SCAN_CHAIN_MIF_FILE"
value=
""
/>
<parameter
name=
"AVALON_USE_SEPARATE_SYSCLK"
value=
"NO"
/>
<parameter
name=
"HIDDEN_CONSTANTS"
>
CT#CLK2_DIVIDE_BY 1 CT#PORT_clk9 PORT_UNUSED CT#PORT_clk8 PORT_UNUSED CT#PORT_clk7 PORT_UNUSED CT#PORT_clk6 PORT_UNUSED CT#PORT_clk5 PORT_UNUSED CT#PORT_clk4 PORT_UNUSED CT#PORT_clk3 PORT_UNUSED CT#PORT_clk2 PORT_USED CT#PORT_clk1 PORT_USED CT#PORT_clk0 PORT_USED CT#CLK0_MULTIPLY_BY 2 CT#PORT_SCANWRITE PORT_UNUSED CT#PORT_SCANACLR PORT_UNUSED CT#PORT_PFDENA PORT_UNUSED CT#PORT_PLLENA PORT_UNUSED CT#PORT_SCANDATA PORT_UNUSED CT#PORT_SCANCLKENA PORT_UNUSED CT#WIDTH_CLOCK 10 CT#PORT_SCANDATAOUT PORT_UNUSED CT#LPM_TYPE altpll CT#PLL_TYPE AUTO CT#CLK0_PHASE_SHIFT 0 CT#CLK1_DUTY_CYCLE 50 CT#PORT_PHASEDONE PORT_UNUSED CT#OPERATION_MODE NORMAL CT#PORT_CONFIGUPDATE PORT_UNUSED CT#CLK1_MULTIPLY_BY 8 CT#COMPENSATE_CLOCK CLK0 CT#PORT_CLKSWITCH PORT_UNUSED CT#INCLK0_INPUT_FREQUENCY 40000 CT#PORT_SCANDONE PORT_UNUSED CT#PORT_CLKLOSS PORT_UNUSED CT#PORT_INCLK1 PORT_UNUSED CT#AVALON_USE_SEPARATE_SYSCLK NO CT#PORT_INCLK0 PORT_USED CT#PORT_clkena5 PORT_UNUSED CT#PORT_clkena4 PORT_UNUSED CT#PORT_clkena3 PORT_UNUSED CT#PORT_clkena2 PORT_UNUSED CT#PORT_clkena1 PORT_UNUSED CT#PORT_FBOUT PORT_UNUSED CT#PORT_clkena0 PORT_UNUSED CT#CLK1_PHASE_SHIFT 0 CT#PORT_ARESET PORT_UNUSED CT#BANDWIDTH_TYPE AUTO CT#CLK2_MULTIPLY_BY 5 CT#INTENDED_DEVICE_FAMILY {Stratix IV} CT#PORT_SCANREAD PORT_UNUSED CT#CLK2_DUTY_CYCLE 50 CT#PORT_PHASESTEP PORT_UNUSED CT#PORT_SCANCLK PORT_UNUSED CT#PORT_CLKBAD1 PORT_UNUSED CT#PORT_CLKBAD0 PORT_UNUSED CT#PORT_FBIN PORT_UNUSED CT#PORT_PHASEUPDOWN PORT_UNUSED CT#PORT_PHASECOUNTERSELECT PORT_UNUSED CT#PORT_ACTIVECLOCK PORT_UNUSED CT#CLK2_PHASE_SHIFT 0 CT#CLK0_DUTY_CYCLE 50 CT#CLK0_DIVIDE_BY 1 CT#CLK1_DIVIDE_BY 5 CT#USING_FBMIMICBIDIR_PORT OFF CT#PORT_LOCKED PORT_USED
</parameter>
<parameter
name=
"HIDDEN_PRIVATES"
>
PT#GLOCKED_FEATURE_ENABLED 0 PT#SPREAD_FEATURE_ENABLED 0 PT#BANDWIDTH_FREQ_UNIT MHz PT#CUR_DEDICATED_CLK c0 PT#INCLK0_FREQ_EDIT 25.000 PT#BANDWIDTH_PRESET Low PT#PLL_LVDS_PLL_CHECK 0 PT#BANDWIDTH_USE_PRESET 0 PT#AVALON_USE_SEPARATE_SYSCLK NO PT#PLL_ENHPLL_CHECK 0 PT#OUTPUT_FREQ_UNIT2 MHz PT#OUTPUT_FREQ_UNIT1 MHz PT#OUTPUT_FREQ_UNIT0 MHz PT#PHASE_RECONFIG_FEATURE_ENABLED 1 PT#CREATE_CLKBAD_CHECK 0 PT#CLKSWITCH_CHECK 0 PT#INCLK1_FREQ_EDIT 100.000 PT#NORMAL_MODE_RADIO 1 PT#SRC_SYNCH_COMP_RADIO 0 PT#PLL_ARESET_CHECK 0 PT#LONG_SCAN_RADIO 1 PT#SCAN_FEATURE_ENABLED 1 PT#USE_CLK2 1 PT#PHASE_RECONFIG_INPUTS_CHECK 0 PT#USE_CLK1 1 PT#USE_CLK0 1 PT#PRIMARY_CLK_COMBO inclk0 PT#BANDWIDTH 1.000 PT#GLOCKED_COUNTER_EDIT_CHANGED 1 PT#PLL_FASTPLL_CHECK 0 PT#SPREAD_FREQ_UNIT KHz PT#PLL_AUTOPLL_CHECK 1 PT#LVDS_PHASE_SHIFT_UNIT2 deg PT#LVDS_PHASE_SHIFT_UNIT1 deg PT#OUTPUT_FREQ_MODE2 1 PT#LVDS_PHASE_SHIFT_UNIT0 deg PT#OUTPUT_FREQ_MODE1 1 PT#SWITCHOVER_FEATURE_ENABLED 0 PT#MIG_DEVICE_SPEED_GRADE Any PT#OUTPUT_FREQ_MODE0 1 PT#BANDWIDTH_FEATURE_ENABLED 1 PT#INCLK0_FREQ_UNIT_COMBO MHz PT#ZERO_DELAY_RADIO 0 PT#OUTPUT_FREQ2 125.00000000 PT#OUTPUT_FREQ1 40.00000000 PT#OUTPUT_FREQ0 50.00000000 PT#SHORT_SCAN_RADIO 0 PT#LVDS_MODE_DATA_RATE_DIRTY 0 PT#CUR_FBIN_CLK c0 PT#PLL_ADVANCED_PARAM_CHECK 0 PT#CLKBAD_SWITCHOVER_CHECK 0 PT#PHASE_SHIFT_STEP_ENABLED_CHECK 0 PT#DEVICE_SPEED_GRADE Any PT#PLL_FBMIMIC_CHECK 0 PT#LVDS_MODE_DATA_RATE {Not Available} PT#LOCKED_OUTPUT_CHECK 1 PT#SPREAD_PERCENT 0.500 PT#PHASE_SHIFT2 0.00000000 PT#PHASE_SHIFT1 0.00000000 PT#DIV_FACTOR2 1 PT#PHASE_SHIFT0 0.00000000 PT#DIV_FACTOR1 1 PT#DIV_FACTOR0 1 PT#CNX_NO_COMPENSATE_RADIO 0 PT#CREATE_INCLK1_CHECK 0 PT#GLOCK_COUNTER_EDIT 1048575 PT#INCLK1_FREQ_UNIT_COMBO MHz PT#EFF_OUTPUT_FREQ_VALUE2 125.000000 PT#EFF_OUTPUT_FREQ_VALUE1 40.000000 PT#EFF_OUTPUT_FREQ_VALUE0 50.000000 PT#SPREAD_FREQ 50.000 PT#USE_MIL_SPEED_GRADE 0 PT#EXPLICIT_SWITCHOVER_COUNTER 0 PT#STICKY_CLK2 1 PT#STICKY_CLK1 1 PT#STICKY_CLK0 1 PT#EXT_FEEDBACK_RADIO 0 PT#SWITCHOVER_COUNT_EDIT 1 PT#SELF_RESET_LOCK_LOSS 0 PT#PLL_PFDENA_CHECK 0 PT#INT_FEEDBACK__MODE_RADIO 1 PT#INCLK1_FREQ_EDIT_CHANGED 1 PT#SYNTH_WRAPPER_GEN_POSTFIX 0 PT#CLKLOSS_CHECK 0 PT#PHASE_SHIFT_UNIT2 deg PT#PHASE_SHIFT_UNIT1 deg PT#PHASE_SHIFT_UNIT0 deg PT#BANDWIDTH_USE_AUTO 1 PT#HAS_MANUAL_SWITCHOVER 1 PT#MULT_FACTOR2 1 PT#MULT_FACTOR1 1 PT#MULT_FACTOR0 1 PT#SPREAD_USE 0 PT#GLOCKED_MODE_CHECK 0 PT#DUTY_CYCLE2 50.00000000 PT#SACN_INPUTS_CHECK 0 PT#DUTY_CYCLE1 50.00000000 PT#INTENDED_DEVICE_FAMILY {Stratix IV} PT#DUTY_CYCLE0 50.00000000 PT#PLL_TARGET_HARCOPY_CHECK 0 PT#INCLK1_FREQ_UNIT_CHANGED 1 PT#RECONFIG_FILE ALTPLL1256297171721465.mif PT#ACTIVECLK_CHECK 0
</parameter>
<parameter
name=
"HIDDEN_USED_PORTS"
>
UP#locked used UP#c2 used UP#c1 used UP#c0 used UP#areset used UP#inclk0 used
</parameter>
<parameter
name=
"HIDDEN_IS_NUMERIC"
>
IN#WIDTH_CLOCK 1 IN#CLK0_DUTY_CYCLE 1 IN#CLK2_DIVIDE_BY 1 IN#PLL_TARGET_HARCOPY_CHECK 1 IN#CLK1_MULTIPLY_BY 1 IN#SWITCHOVER_COUNT_EDIT 1 IN#INCLK0_INPUT_FREQUENCY 1 IN#PLL_LVDS_PLL_CHECK 1 IN#PLL_AUTOPLL_CHECK 1 IN#PLL_FASTPLL_CHECK 1 IN#CLK1_DUTY_CYCLE 1 IN#PLL_ENHPLL_CHECK 1 IN#CLK2_MULTIPLY_BY 1 IN#DIV_FACTOR2 1 IN#DIV_FACTOR1 1 IN#DIV_FACTOR0 1 IN#LVDS_MODE_DATA_RATE_DIRTY 1 IN#GLOCK_COUNTER_EDIT 1 IN#CLK2_DUTY_CYCLE 1 IN#CLK0_DIVIDE_BY 1 IN#MULT_FACTOR2 1 IN#MULT_FACTOR1 1 IN#MULT_FACTOR0 1 IN#CLK0_MULTIPLY_BY 1 IN#USE_MIL_SPEED_GRADE 1 IN#CLK1_DIVIDE_BY 1
</parameter>
<parameter
name=
"HIDDEN_MF_PORTS"
>
MF#areset 1 MF#clk 1 MF#locked 1 MF#inclk 1
</parameter>
<parameter
name=
"HIDDEN_IF_PORTS"
>
IF#locked {output 0} IF#reset {input 0} IF#clk {input 0} IF#readdata {output 32} IF#write {input 0} IF#phasedone {output 0} IF#address {input 2} IF#c2 {output 0} IF#c1 {output 0} IF#c0 {output 0} IF#writedata {input 32} IF#read {input 0} IF#areset {input 0}
</parameter>
<parameter
name=
"HIDDEN_IS_FIRST_EDIT"
value=
"0"
/>
<parameter
name=
"AUTO_INCLK_INTERFACE_CLOCK_RATE"
value=
"25000000"
/>
<parameter
name=
"AUTO_DEVICE_FAMILY"
value=
"Stratix IV"
/>
</module>
<module
kind=
"altera_avalon_pio"
version=
"11.1"
enabled=
"1"
name=
"pio_debug_wave"
>
<parameter
name=
"bitClearingEdgeCapReg"
value=
"false"
/>
<parameter
name=
"bitModifyingOutReg"
value=
"false"
/>
<parameter
name=
"captureEdge"
value=
"false"
/>
<parameter
name=
"clockRate"
value=
"50000000"
/>
<parameter
name=
"direction"
value=
"Output"
/>
<parameter
name=
"edgeType"
value=
"RISING"
/>
<parameter
name=
"generateIRQ"
value=
"false"
/>
<parameter
name=
"irqType"
value=
"LEVEL"
/>
<parameter
name=
"resetValue"
value=
"0"
/>
<parameter
name=
"simDoTestBenchWiring"
value=
"false"
/>
<parameter
name=
"simDrivenValue"
value=
"0"
/>
<parameter
name=
"width"
value=
"32"
/>
</module>
<module
kind=
"altera_avalon_timer"
version=
"11.1"
enabled=
"1"
name=
"timer_0"
>
<parameter
name=
"alwaysRun"
value=
"true"
/>
<parameter
name=
"counterSize"
value=
"32"
/>
<parameter
name=
"fixedPeriod"
value=
"true"
/>
<parameter
name=
"period"
value=
"1"
/>
<parameter
name=
"periodUnits"
value=
"MSEC"
/>
<parameter
name=
"resetOutput"
value=
"false"
/>
<parameter
name=
"snapshot"
value=
"false"
/>
<parameter
name=
"systemFrequency"
value=
"50000000"
/>
<parameter
name=
"timeoutPulseOutput"
value=
"false"
/>
<parameter
name=
"timerPreset"
>
SIMPLE_PERIODIC_INTERRUPT
</parameter>
</module>
<module
kind=
"altera_avalon_pio"
version=
"11.1"
enabled=
"1"
name=
"pio_wdi"
>
<parameter
name=
"bitClearingEdgeCapReg"
value=
"false"
/>
<parameter
name=
"bitModifyingOutReg"
value=
"false"
/>
<parameter
name=
"captureEdge"
value=
"false"
/>
<parameter
name=
"clockRate"
value=
"50000000"
/>
<parameter
name=
"direction"
value=
"Output"
/>
<parameter
name=
"edgeType"
value=
"RISING"
/>
<parameter
name=
"generateIRQ"
value=
"false"
/>
<parameter
name=
"irqType"
value=
"LEVEL"
/>
<parameter
name=
"resetValue"
value=
"0"
/>
<parameter
name=
"simDoTestBenchWiring"
value=
"false"
/>
<parameter
name=
"simDrivenValue"
value=
"0"
/>
<parameter
name=
"width"
value=
"1"
/>
</module>
<module
kind=
"altera_avalon_pio"
version=
"11.1"
enabled=
"1"
name=
"pio_pps"
>
<parameter
name=
"bitClearingEdgeCapReg"
value=
"false"
/>
<parameter
name=
"bitModifyingOutReg"
value=
"false"
/>
<parameter
name=
"captureEdge"
value=
"false"
/>
<parameter
name=
"clockRate"
value=
"50000000"
/>
<parameter
name=
"direction"
value=
"Input"
/>
<parameter
name=
"edgeType"
value=
"RISING"
/>
<parameter
name=
"generateIRQ"
value=
"false"
/>
<parameter
name=
"irqType"
value=
"LEVEL"
/>
<parameter
name=
"resetValue"
value=
"0"
/>
<parameter
name=
"simDoTestBenchWiring"
value=
"false"
/>
<parameter
name=
"simDrivenValue"
value=
"0"
/>
<parameter
name=
"width"
value=
"32"
/>
</module>
<module
kind=
"avs_common_mm"
version=
"1.0"
enabled=
"1"
name=
"reg_unb_sens"
>
<parameter
name=
"g_adr_w"
value=
"3"
/>
<parameter
name=
"g_dat_w"
value=
"32"
/>
<parameter
name=
"AUTO_SYSTEM_CLOCK_RATE"
value=
"50000000"
/>
</module>
<module
kind=
"avs_common_mm"
version=
"1.0"
enabled=
"1"
name=
"reg_tr_nonbonded_mesh"
>
<parameter
name=
"g_adr_w"
value=
"4"
/>
<parameter
name=
"g_dat_w"
value=
"32"
/>
<parameter
name=
"AUTO_SYSTEM_CLOCK_RATE"
value=
"50000000"
/>
</module>
<module
kind=
"avs_common_mm"
version=
"1.0"
enabled=
"1"
name=
"reg_diagnostics_mesh"
>
<parameter
name=
"g_adr_w"
value=
"6"
/>
<parameter
name=
"g_dat_w"
value=
"32"
/>
<parameter
name=
"AUTO_SYSTEM_CLOCK_RATE"
value=
"50000000"
/>
</module>
<module
kind=
"avs_common_mm"
version=
"1.0"
enabled=
"1"
name=
"pio_system_info"
>
<parameter
name=
"g_adr_w"
value=
"5"
/>
<parameter
name=
"g_dat_w"
value=
"32"
/>
<parameter
name=
"AUTO_SYSTEM_CLOCK_RATE"
value=
"50000000"
/>
</module>
<module
kind=
"avs_common_mm"
version=
"1.0"
enabled=
"1"
name=
"rom_system_info"
>
<parameter
name=
"g_adr_w"
value=
"10"
/>
<parameter
name=
"g_dat_w"
value=
"32"
/>
<parameter
name=
"AUTO_SYSTEM_CLOCK_RATE"
value=
"50000000"
/>
</module>
<module
kind=
"avs_common_mm"
version=
"1.0"
enabled=
"1"
name=
"ram_diag_data_buffer"
>
<parameter
name=
"g_adr_w"
value=
"14"
/>
<parameter
name=
"g_dat_w"
value=
"32"
/>
<parameter
name=
"AUTO_SYSTEM_CLOCK_RATE"
value=
"50000000"
/>
</module>
<module
kind=
"avs_common_mm"
version=
"1.0"
enabled=
"1"
name=
"reg_bsn_monitor"
>
<parameter
name=
"g_adr_w"
value=
"4"
/>
<parameter
name=
"g_dat_w"
value=
"32"
/>
<parameter
name=
"AUTO_SYSTEM_CLOCK_RATE"
value=
"50000000"
/>
</module>
<module
kind=
"avs_common_mm"
version=
"1.0"
enabled=
"1"
name=
"ram_diag_data_buffer_mesh"
>
<parameter
name=
"g_adr_w"
value=
"14"
/>
<parameter
name=
"g_dat_w"
value=
"32"
/>
<parameter
name=
"AUTO_SYSTEM_CLOCK_RATE"
value=
"50000000"
/>
</module>
<module
kind=
"avs_common_mm"
version=
"1.0"
enabled=
"1"
name=
"reg_wdi"
>
<parameter
name=
"g_adr_w"
value=
"1"
/>
<parameter
name=
"g_dat_w"
value=
"32"
/>
<parameter
name=
"AUTO_SYSTEM_CLOCK_RATE"
value=
"50000000"
/>
</module>
<module
kind=
"avs_common_mm"
version=
"1.0"
enabled=
"1"
name=
"reg_diag_data_buffer"
>
<parameter
name=
"g_adr_w"
value=
"5"
/>
<parameter
name=
"g_dat_w"
value=
"32"
/>
<parameter
name=
"AUTO_SYSTEM_CLOCK_RATE"
value=
"50000000"
/>
</module>
<module
kind=
"avs2_eth_coe"
version=
"1.0"
enabled=
"1"
name=
"avs_eth_0"
>
<parameter
name=
"AUTO_MM_CLOCK_RATE"
value=
"50000000"
/>
</module>
<connection
kind=
"avalon"
version=
"11.1"
start=
"cpu_0.instruction_master"
end=
"cpu_0.jtag_debug_module"
>
<parameter
name=
"arbitrationPriority"
value=
"1"
/>
<parameter
name=
"baseAddress"
value=
"0x3800"
/>
</connection>
<connection
kind=
"avalon"
version=
"11.1"
start=
"cpu_0.data_master"
end=
"cpu_0.jtag_debug_module"
>
<parameter
name=
"arbitrationPriority"
value=
"1"
/>
<parameter
name=
"baseAddress"
value=
"0x3800"
/>
</connection>
<connection
kind=
"avalon"
version=
"11.1"
start=
"cpu_0.instruction_master"
end=
"onchip_memory2_0.s1"
>
<parameter
name=
"arbitrationPriority"
value=
"1"
/>
<parameter
name=
"baseAddress"
value=
"0x00020000"
/>
</connection>
<connection
kind=
"avalon"
version=
"11.1"
start=
"cpu_0.data_master"
end=
"onchip_memory2_0.s1"
>
<parameter
name=
"arbitrationPriority"
value=
"1"
/>
<parameter
name=
"baseAddress"
value=
"0x00020000"
/>
</connection>
<connection
kind=
"avalon"
version=
"11.1"
start=
"cpu_0.data_master"
end=
"jtag_uart_0.avalon_jtag_slave"
>
<parameter
name=
"arbitrationPriority"
value=
"1"
/>
<parameter
name=
"baseAddress"
value=
"0x0340"
/>
</connection>
<connection
kind=
"interrupt"
version=
"11.1"
start=
"cpu_0.d_irq"
end=
"jtag_uart_0.irq"
>
<parameter
name=
"irqNumber"
value=
"0"
/>
</connection>
<connection
kind=
"avalon"
version=
"11.1"
start=
"cpu_0.data_master"
end=
"altpll_0.pll_slave"
>
<parameter
name=
"arbitrationPriority"
value=
"1"
/>
<parameter
name=
"baseAddress"
value=
"0x0300"
/>
</connection>
<connection
kind=
"clock"
version=
"11.1"
start=
"altpll_0.c0"
end=
"cpu_0.clk"
/>
<connection
kind=
"clock"
version=
"11.1"
start=
"altpll_0.c0"
end=
"jtag_uart_0.clk"
/>
<connection
kind=
"clock"
version=
"11.1"
start=
"clk_0.clk"
end=
"altpll_0.inclk_interface"
/>
<connection
kind=
"clock"
version=
"11.1"
start=
"altpll_0.c0"
end=
"pio_debug_wave.clk"
/>
<connection
kind=
"avalon"
version=
"11.1"
start=
"cpu_0.data_master"
end=
"pio_debug_wave.s1"
>
<parameter
name=
"arbitrationPriority"
value=
"1"
/>
<parameter
name=
"baseAddress"
value=
"0x0310"
/>
</connection>
<connection
kind=
"clock"
version=
"11.1"
start=
"altpll_0.c0"
end=
"timer_0.clk"
/>
<connection
kind=
"avalon"
version=
"11.1"
start=
"cpu_0.data_master"
end=
"timer_0.s1"
>
<parameter
name=
"arbitrationPriority"
value=
"1"
/>
<parameter
name=
"baseAddress"
value=
"0x02c0"
/>
</connection>
<connection
kind=
"interrupt"
version=
"11.1"
start=
"cpu_0.d_irq"
end=
"timer_0.irq"
>
<parameter
name=
"irqNumber"
value=
"1"
/>
</connection>
<connection
kind=
"clock"
version=
"11.1"
start=
"altpll_0.c0"
end=
"pio_wdi.clk"
/>
<connection
kind=
"avalon"
version=
"11.1"
start=
"cpu_0.data_master"
end=
"pio_wdi.s1"
>
<parameter
name=
"arbitrationPriority"
value=
"1"
/>
<parameter
name=
"baseAddress"
value=
"0x0320"
/>
</connection>
<connection
kind=
"clock"
version=
"11.1"
start=
"altpll_0.c0"
end=
"onchip_memory2_0.clk1"
/>
<connection
kind=
"clock"
version=
"11.1"
start=
"altpll_0.c0"
end=
"pio_pps.clk"
/>
<connection
kind=
"avalon"
version=
"11.1"
start=
"cpu_0.data_master"
end=
"pio_pps.s1"
>
<parameter
name=
"arbitrationPriority"
value=
"1"
/>
<parameter
name=
"baseAddress"
value=
"0x0330"
/>
</connection>
<connection
kind=
"clock"
version=
"11.1"
start=
"altpll_0.c0"
end=
"reg_unb_sens.system"
/>
<connection
kind=
"avalon"
version=
"11.1"
start=
"cpu_0.data_master"
end=
"reg_unb_sens.mem"
>
<parameter
name=
"arbitrationPriority"
value=
"1"
/>
<parameter
name=
"baseAddress"
value=
"0x02e0"
/>
</connection>
<connection
kind=
"clock"
version=
"11.1"
start=
"altpll_0.c0"
end=
"reg_tr_nonbonded_mesh.system"
/>
<connection
kind=
"avalon"
version=
"11.1"
start=
"cpu_0.data_master"
end=
"reg_tr_nonbonded_mesh.mem"
>
<parameter
name=
"arbitrationPriority"
value=
"1"
/>
<parameter
name=
"baseAddress"
value=
"0x0200"
/>
</connection>
<connection
kind=
"clock"
version=
"11.1"
start=
"altpll_0.c0"
end=
"reg_diagnostics_mesh.system"
/>
<connection
kind=
"avalon"
version=
"11.1"
start=
"cpu_0.data_master"
end=
"reg_diagnostics_mesh.mem"
>
<parameter
name=
"arbitrationPriority"
value=
"1"
/>
<parameter
name=
"baseAddress"
value=
"0x0100"
/>
</connection>
<connection
kind=
"clock"
version=
"11.1"
start=
"altpll_0.c0"
end=
"pio_system_info.system"
/>
<connection
kind=
"avalon"
version=
"11.1"
start=
"cpu_0.data_master"
end=
"pio_system_info.mem"
>
<parameter
name=
"arbitrationPriority"
value=
"1"
/>
<parameter
name=
"baseAddress"
value=
"0x0000"
/>
</connection>
<connection
kind=
"clock"
version=
"11.1"
start=
"altpll_0.c0"
end=
"rom_system_info.system"
/>
<connection
kind=
"avalon"
version=
"11.1"
start=
"cpu_0.data_master"
end=
"rom_system_info.mem"
>
<parameter
name=
"arbitrationPriority"
value=
"1"
/>
<parameter
name=
"baseAddress"
value=
"0x1000"
/>
</connection>
<connection
kind=
"clock"
version=
"11.1"
start=
"altpll_0.c0"
end=
"ram_diag_data_buffer.system"
/>
<connection
kind=
"avalon"
version=
"11.1"
start=
"cpu_0.data_master"
end=
"ram_diag_data_buffer.mem"
>
<parameter
name=
"arbitrationPriority"
value=
"1"
/>
<parameter
name=
"baseAddress"
value=
"0x00010000"
/>
</connection>
<connection
kind=
"clock"
version=
"11.1"
start=
"altpll_0.c0"
end=
"reg_bsn_monitor.system"
/>
<connection
kind=
"avalon"
version=
"11.1"
start=
"cpu_0.data_master"
end=
"reg_bsn_monitor.mem"
>
<parameter
name=
"arbitrationPriority"
value=
"1"
/>
<parameter
name=
"baseAddress"
value=
"0x0240"
/>
</connection>
<connection
kind=
"clock"
version=
"11.1"
start=
"altpll_0.c0"
end=
"ram_diag_data_buffer_mesh.system"
/>
<connection
kind=
"avalon"
version=
"11.1"
start=
"cpu_0.data_master"
end=
"ram_diag_data_buffer_mesh.mem"
>
<parameter
name=
"arbitrationPriority"
value=
"1"
/>
<parameter
name=
"baseAddress"
value=
"0x00040000"
/>
</connection>
<connection
kind=
"clock"
version=
"11.1"
start=
"altpll_0.c0"
end=
"reg_wdi.system"
/>
<connection
kind=
"avalon"
version=
"11.1"
start=
"cpu_0.data_master"
end=
"reg_wdi.mem"
>
<parameter
name=
"arbitrationPriority"
value=
"1"
/>
<parameter
name=
"baseAddress"
value=
"0x3000"
/>
</connection>
<connection
kind=
"clock"
version=
"11.1"
start=
"altpll_0.c0"
end=
"reg_diag_data_buffer.system"
/>
<connection
kind=
"avalon"
version=
"11.1"
start=
"cpu_0.data_master"
end=
"reg_diag_data_buffer.mem"
>
<parameter
name=
"arbitrationPriority"
value=
"1"
/>
<parameter
name=
"baseAddress"
value=
"0x0080"
/>
</connection>
<connection
kind=
"clock"
version=
"11.1"
start=
"altpll_0.c0"
end=
"avs_eth_0.mm"
/>
<connection
kind=
"avalon"
version=
"11.1"
start=
"cpu_0.data_master"
end=
"avs_eth_0.mms_tse"
>
<parameter
name=
"arbitrationPriority"
value=
"1"
/>
<parameter
name=
"baseAddress"
value=
"0x2000"
/>
</connection>
<connection
kind=
"avalon"
version=
"11.1"
start=
"cpu_0.data_master"
end=
"avs_eth_0.mms_reg"
>
<parameter
name=
"arbitrationPriority"
value=
"1"
/>
<parameter
name=
"baseAddress"
value=
"0x0280"
/>
</connection>
<connection
kind=
"avalon"
version=
"11.1"
start=
"cpu_0.data_master"
end=
"avs_eth_0.mms_ram"
>
<parameter
name=
"arbitrationPriority"
value=
"1"
/>
<parameter
name=
"baseAddress"
value=
"0x4000"
/>
</connection>
<connection
kind=
"interrupt"
version=
"11.1"
start=
"cpu_0.d_irq"
end=
"avs_eth_0.interrupt"
>
<parameter
name=
"irqNumber"
value=
"3"
/>
</connection>
</system>
This diff is collapsed.
Click to expand it.
Preview
0%
Loading
Try again
or
attach a new file
.
Cancel
You are about to add
0
people
to the discussion. Proceed with caution.
Finish editing this message first!
Save comment
Cancel
Please
register
or
sign in
to comment