diff --git a/libraries/base/dp/src/vhdl/dp_block_gen_valid_arr.vhd b/libraries/base/dp/src/vhdl/dp_block_gen_valid_arr.vhd index 66538e01eadeaa7deceb35cf47a6eda5bc472a80..f7fb6266edeaa39a12db22fdd42a830146c00e5f 100644 --- a/libraries/base/dp/src/vhdl/dp_block_gen_valid_arr.vhd +++ b/libraries/base/dp/src/vhdl/dp_block_gen_valid_arr.vhd @@ -248,7 +248,7 @@ BEGIN END GENERATE; -- Determine the output info and output ctrl using snk_in and r.reg_sosi - p_state : PROCESS(r, enable, in_sosi) + p_state : PROCESS(r, enable, in_sosi, snk_in) BEGIN nxt_r <= r; diff --git a/libraries/io/aduh/src/vhdl/lvdsh_dd_phs4.vhd b/libraries/io/aduh/src/vhdl/lvdsh_dd_phs4.vhd index 55886d081c081f224ca4f55b9266873028a22e44..2769d06c9612c26b47402b696baad414aa75e29a 100644 --- a/libraries/io/aduh/src/vhdl/lvdsh_dd_phs4.vhd +++ b/libraries/io/aduh/src/vhdl/lvdsh_dd_phs4.vhd @@ -771,7 +771,7 @@ BEGIN -- Monitor the dp_clk phase alignment ------------------------------------------------------------------------------ - p_out_status : PROCESS(r_dp, dp_in_clk_stable, dp_in_clk_detected, fifo_rdusedw) + p_out_status : PROCESS(dp_fifo_fill_stable, dp_phs_stable, wb_roundtrip_stable, dp_in_clk_stable, dp_in_clk_detected, fifo_rdusedw, r_dp) BEGIN -- Debug monitor status i_out_status <= (OTHERS=>'0');