diff --git a/libraries/base/mm/hdllib.cfg b/libraries/base/mm/hdllib.cfg
index 31ded13808503f47ff519fb6e23db28ee83a193e..cd1b224af35e9aa0140662040d39fa5723b74aea 100644
--- a/libraries/base/mm/hdllib.cfg
+++ b/libraries/base/mm/hdllib.cfg
@@ -13,8 +13,11 @@ synth_files =
     src/verilog/wbs_arbiter.v
     src/vhdl/mm_arbiter.vhd
     
-    src/vhdl/mm_slave_enable.vhd
+    src/vhdl/mm_pipeline.vhd
     src/vhdl/mm_latency_adapter.vhd
+    src/vhdl/mm_slave_enable.vhd
+    src/vhdl/mm_bus_comb.vhd
+    src/vhdl/mm_bus_pipe.vhd
     src/vhdl/mm_bus.vhd
     src/vhdl/mm_master_mux.vhd
     src/vhdl/mm_slave_mux.vhd