diff --git a/libraries/base/dp/src/vhdl/dp_counter.vhd b/libraries/base/dp/src/vhdl/dp_counter.vhd
index 7048f118f615031510f5bad6d55d15158c25e658..78858f842260dd249ad80e9f746cef812c2e839a 100644
--- a/libraries/base/dp/src/vhdl/dp_counter.vhd
+++ b/libraries/base/dp/src/vhdl/dp_counter.vhd
@@ -27,7 +27,7 @@
 -- . See dp_counter_func.
 -- . dp_counter_func contains only functional logic (no pipelining).
 -- . This wrapper adds pipelining for the source side outputs (g_pipeline_src_out)
---   and source side inputs (g_pipeline_snk_in).
+--   and source side inputs (g_pipeline_src_in).
 
 LIBRARY IEEE,common_lib;
 USE IEEE.std_logic_1164.ALL;
@@ -85,7 +85,7 @@ BEGIN
   );
   
   ------------------------------------------------------------------------------
-  -- dp_pipeline
+  -- dp_pipeline if g_pipeline_src_out > 0
   ------------------------------------------------------------------------------
   gen_dp_pipeline : IF g_pipeline_src_out > 0 GENERATE
     u_dp_pipeline_snk_in : ENTITY work.dp_pipeline
@@ -126,7 +126,7 @@ BEGIN
   END GENERATE;
 
   ------------------------------------------------------------------------------
-  -- dp_pipeline_ready
+  -- dp_pipeline_ready if g_pipeline_src_in > 0
   ------------------------------------------------------------------------------
   gen_dp_pipeline_ready : IF g_pipeline_src_in > 0 GENERATE
     u_dp_pipeline_ready : ENTITY work.dp_pipeline_ready