diff --git a/applications/apertif/designs/apertif_unb1_correlator/src/vhdl/node_apertif_unb1_correlator_mesh.vhd b/applications/apertif/designs/apertif_unb1_correlator/src/vhdl/node_apertif_unb1_correlator_mesh.vhd index 793adfe6f85a86f7cfc96173c9911c084a3c3dc2..762f0b2f25f5ad5ce4ee6b93a7fa30c418659d9a 100644 --- a/applications/apertif/designs/apertif_unb1_correlator/src/vhdl/node_apertif_unb1_correlator_mesh.vhd +++ b/applications/apertif/designs/apertif_unb1_correlator/src/vhdl/node_apertif_unb1_correlator_mesh.vhd @@ -651,7 +651,7 @@ BEGIN g_bsn_w => c_dp_stream_bsn_w, g_cnt_sop_w => c_word_w, g_cnt_valid_w => c_word_w, - g_log_first_bsn => TRUE + g_log_first_bsn => FALSE ) PORT MAP ( -- Memory-mapped clock domain