diff --git a/applications/lofar2/libraries/ddrctrl/tb/vhdl/tb_ddrctrl.vhd b/applications/lofar2/libraries/ddrctrl/tb/vhdl/tb_ddrctrl.vhd
index afba9df90a4352757a0717bb7c94f52a4a2c820d..212ecd8d2fa292824ee09750ac7fe0478ae6ea38 100644
--- a/applications/lofar2/libraries/ddrctrl/tb/vhdl/tb_ddrctrl.vhd
+++ b/applications/lofar2/libraries/ddrctrl/tb/vhdl/tb_ddrctrl.vhd
@@ -50,7 +50,7 @@ END tb_ddrctrl;
 
 ARCHITECTURE tb OF tb_ddrctrl IS
 
-  CONSTANT c_sim_model       : BOOLEAN                                               := TRUE;                                    -- determens if this is a simulation
+  CONSTANT c_sim_model        : BOOLEAN                                               := TRUE;                                    -- determens if this is a simulation
 
   -- Select DDR3 or DDR4 dependent on the technology and sim model
   CONSTANT c_mem_ddr          : t_c_tech_ddr                                          := func_tech_sel_ddr(g_technology, g_tech_ddr3, g_tech_ddr4);